

# Advanced characterisation of novel III-nitride semiconductor based photonics and electronics on polar and non-polar substrates

Volkan Esendag

The University of Sheffield

Faculty of Engineering

Department of Electrical and Electronic Engineering

Centre for GaN: Materials and Devices

Supervisor: Professor Tao Wang

A Thesis Submitted in Partial Fulfilment of the Requirements for the Degree of Doctor of Philosophy (PhD).

July 2022

#### Abstract

Advanced characterisation has been carried out on a number of novel III-nitride based photonics and electronics, including micro-LED arrays achieved by a direct epitaxy approach, high performance c-plane HEMTs structure achieved by a novel growth method and non-polar GaN/AlGaN HEMTs. In this work, a systematic study has been conducted to understand the electrical properties of these novel devices, demonstrating their excellent properties. Furthermore, the electrical properties are directly related to epitaxial growth, which provides useful information for further improving device performance, such as 2D growth mode for GaN on a large lattice-mismatched substrate which plays an important in obtaining high breakdown and minimised leakage current for HEMTs.

Micro-LEDs are the key elements for a microdisplay system, where electrical properties are extremely important. Potentially, any leakage current can trigger to turn on any neighbouring microLEDs which are supposed to be off. Instead of using conventional fabrication methods which normally enhances leakage current, our team developed a direct epitaxy approach to achieving microLED arrays. In this work, detailed I-V characteristic and capacitance measurements have been conducted on these novel microLED devices, demonstrating leakage currents as low as 14.1 nA per LED and a smooth negative capacitance curve instead of odd positive capacitance performances. Furthermore, a comparison study between our microLEDs and the microLEDs prepared using the conventional method indicates our device shows a large reduction of size-dependent inefficiency while such a behaviour is never observed on the microLEDs fabricated by the conventional methods.

Unlike the classic two-step method for GaN growth on large lattice-matched sapphire, our team developed a high-temperature AlN buffer technology, where a 2D growth mode, instead of an initial 2D and then 3D growth mode that typically happens for the growth of conventional GaN growth, takes place through the whole growth process. This method allows us to achieve a breakdown electric field strength of 2.5 MV/cm, a leakage current of as low as 41.7 pA at 20 V and saturation current densities as high as 1.1 A/mm. In this work a systematic study has conducted in order to establish a relationship between the excellent device performance and material properties, where a very low screw dislocation density plays a critical role, while our 2D growth method can provide an excellent opportunity for achieving such a low screw dislocation density. This demonstrates the major advantage over the classic two-step method in the growth of power and RF devices. In our case, we have obtained an unintentional doping as low as  $2 \times 10^{14}$  cm<sup>-3</sup> and screw dislocation densities of  $2.3 \times 10^7$  cm<sup>-2</sup>.

Compared with c-plane GaN based HEMTs due to its intrinsic polarisation, non-polar GaN/AlGaN HEMTs on r-plane sapphire yields potential advantages in terms of the fabrication of normal-off devices which are particularly important for practical applications. However, it is a great challenge to achieve high quality non-polar GaN on sapphire. Some initial work has been conducted, where the detailed characterisation indicates an electron mobility of 43 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> has been initially obtained. Furthermore, instead of using an AlGaN/GaN heterostructure with a modulation doping, we deliberately use a quantum well structure as an electron channel, leading to a mobility of 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. Our simulations as well as measurements also provide a guideline for optimising the general epitaxial structure.

#### Acknowledgements

I would like to take the opportunity to give many thanks to those whose physical and moral support have been invaluable.

My first thanks to my Supervisor, Prof. Tao Wang, whose guidance, and unwavering support has kept me motivated, always on the right track and filled with all the right ambitious outlook.

I would also like to extend my most sincere appreciation to all of the members of the *Centre for GaN Materials and Devices* present and past, for their support and comradery; including but not limited to: Dr Ling Jiu, Dr Xiang Yu, Dr Suneal Ghataora, Dr Shuoheng Shen, Dr Richard Smith, Mr Peter Fletcher, Mr Guillem Martinez de Arriba, Mr Ye Tian, Mr Chenqi Zhu, Mr Peng Feng, Dr Xiangyu He, Miss Rongzi Ni, Mr Valerio Trinito, and Mr Xinchi Chen. I could not have asked for a better group to be working alongside.

Among the GaN Centre, I would especially like to raise my special thanks to Dr Jie Bai for her steadfast support and always being there to back me up; Dr Nicolas Poyiatzis, Dr Modestos Athanasiou, Dr Yuefei Cai, and Dr Sheng Jiang for helping shape me into the researcher that I am today. Dr Cai and Dr Jiang also contributed to a decent portion of the groundwork for the non-polar HEMT and 2D HEMT buffer analysis so many thanks to them in this regard as well, while Dr Bai perfected the overgrowth technique for µLEDs I based my analysis on, and I am eternally grateful.

Many thanks as well to the technical staff of the Nanosciences facilities but particularly Mr Stephen Atkin for his undying support during his time as the GaN Centre's chief technical support, and the EEE administrative team.

In addition to these wonderful people, I would like to give a big expression of gratitude to my wider friendship circle, and especially my flatmates Nat and Brendan and my good friends, both called Adam, who have stopped at nothing to help keep my morale up through the hardest of tasks.

I would also like to express my thanks to Prof. Harrison from my time back in University of Leeds, who has been inspirational with me in keeping working hard, as well as all my other past lecturers, especially Dr. Indjin, Dr. Evans, Dr. Steenson, Prof. Davies, Prof. Linfield and Prof. Wälti. *Quantum Wells, Wires and Dots* has truly proven to be a welcome addition to my compendium of knowledge.

Lastly, I would like to thank my family endlessly, who have been there for me through thick and thin and supported me through this journey, in my pursuit of the degree of Doctor of Philosophy, and an academic and/or research career in the long term. Love you all.

iii

## **Publication list**

## Journal

- V. Esendag, P. Feng, C. Zhu, R. Ni, J. Bai, T. Wang,
   "Influence of a two-dimensional growth mode on the electrical properties of the GaN buffer in an AlGaN/GaN high electron mobility transistor",
   J. Phys. D (under peer review)
- V. Esendag, J. Bai, P. Fletcher, P. Feng, C. Zhu, Y. Cai, T. Wang, "Investigation of Electrical Properties of InGaN-Based Micro-Light-Emitting Diode Arrays Achieved by Direct Epitaxy", *Phys. Status Solidi A* 218, 2100474 (2021).
- Y. Tian, P. Feng, C. Zhu, X. Chen, C. Xu, V. Esendag, G. M. de Arriba, T. Wang, "Nearly Lattice-Matched GaN Distributed Bragg Reflectors with Enhanced Performance", *Materials* 15, 3536 (2022).
- S. Jiang, Y. Cai, P. Feng, S. Shen, X. Zhao, P. Fletcher, V. Esendag, K.-B. Lee, T. Wang, "Exploring an Approach toward the Intrinsic Limits of GaN Electronics", ACS Appl. Mater. Inter. 12, 12949 – 12954 (2020).
- Y. Cai, C. Zhu, L. Jiu, Y. Gong, X. Yu, J. Bai, V. Esendag, T. Wang,
   "Strain Analysis of GaN HEMTs on (111) Silicon with Two Transitional AlxGa1-xN Layers", Materials 11, 1968 (2018).
- Y. Cai, Y. Gong, J. Bai, X. Yu, C. Zhu, V. Esendag, K. B. Lee, T. Wang, Controllable Uniform Green Light Emitters Enabled by Circular HEMT-LED Devices", *IEEE Photonics Journal* 10, 4900607 (2018).

#### Glossary of Nomenclature/Acronyms/Chemical Symbols Used

- $\omega$  Omega angle; angle of pitch for the sample plate in an XRD setup with respect to incident beam.
  - $\theta$  *XRD Context:* Theta angle; angle between diffracted beam and crystal lattice plane for an XRD setup for  $\omega$ -2 $\theta$  material composition sweeps, such as AI percentages.

Impedance Analysis Context: It may also be used for the phase angle – trigonometry of the reactive and active components of a circuit or device.

- $\phi$  *XRD*: Azimuth angle with respect to sample yaw. *Solid State Physics*: Work function.
- A Characterisation: shorthand for Amps (unit of current); Device Geometry: device active area.
- Å Ångström; named after A. J. Ångström, is a unit of length that is a tenth of a nanometre. The exchange multiplier was set using the wavelength of krypton photon emission. <sup>1</sup>

AI – Aluminium (Sym), Group III Metal.

Al<sub>x</sub>Ga<sub>1-x</sub>N/'AlGaN' – Aluminium (x) Gallium (1-x) Nitride\*, III-V semiconductor.

AIN – Aluminium Nitride, III-V semiconductor.

Al<sub>2</sub>O<sub>3</sub> – Aluminium Oxide (a.k.a. 'sapphire')

a-plane – (11-20) plane of a Wurtzite cell

As – Arsenic (Sym), Group V metalloid.

Au – Gold (Sym), Transition Metal.

**B** – Boron (Sym), Group III metalloid.

C – Carbon (Sym), Group IV non-metal.

CF<sub>6</sub> – Carbon hexafluoride

**CHF**<sub>3</sub> – Trifluoromethane, fluorocarbon compound.

Cl – Chlorine (Sym), Group VII Halogen.

c-plane - (0001) plane of a Wurtzite cell

Cu – Copper (Sym), Transition Metal.

DBR – Distributed Bragg Reflector

**EBL** – Electron Beam Lithography

EM – Electromagnetic [spectrum]; biaxial transverse waves covering radio to gamma waves.

EQE – External Quantum Efficiency

**F** – Fluorine (Sym), Group VII Halogen.

Fe – Iron (Sym), Transition Metal.

Ga – Gallium (Sym), Group III Metal.

GaAs - Gallium Arsenide, III-V semiconductor.

**GaAsP** – Gallium Arsenide (1-x) Phosphide (x)\*, III-V semiconductor.

GaN – Gallium Nitride, III-V semiconductor.

**Gbps** – Gigabits per second, a transfer rate of a billion (10<sup>9</sup>) bits – binary unitary data packets.

H – Hydrogen (Sym), Group I non-metal.

H<sub>2</sub> – Hydrogen (gas, diatomic elemental form)

H<sub>2</sub>SO<sub>4</sub> – Sulphuric Acid

HEMT – High Electron Mobility Transistor

I - Characterisation: Current [Amp/Ampère]; Chemistry: Group I (Alkali metal) Element

ICP(-RIE) - Inductively Coupled Plasma (-enhanced Reactive Ion Etching). \*\*

III – Group 3/III Metal/Metalloid Element

III-N – Group III-Nitride Semiconductor

III-V – Group III and Group V compound semiconductor shorthand.

In – Indium (Sym), Group III Metal.

In<sub>x</sub>Ga<sub>1-x</sub>N/'InGaN' – Indium (x) Gallium (1-x) Nitride\*, III-V semiconductor.

InN – Indium Nitride, III-V semiconductor.

IR – Infrared [EM emission].

K – Potassium (Sym), Group I Alkali Metal.

KOH – Potassium Hydroxide

**MESFET** – Metal-Semiconductor Field Effect Transistor

MIS – Metal-Insulator-Semiconductor (Transistor)

(µ)LED – (Micro) Light Emitting Diode

**MOCVD** – Metalorganic Chemical Vapour Deposition\*\*\*

**MOVPE** – Metalorganic Vapour Phase Epitaxy\*\*\*

MQW – Multi-Quantum Well

**N** – Nitrogen (Sym), Group V non-metal.

N<sub>2</sub> – Nitrogen (gas, natural elemental form)

n-doping – A type of 'negative' doping that introduces additional electrons.

NH<sub>3</sub> – Ammonia

Ni – Nickel (Sym), Transition Metal.

**O** – Oxygen (Sym), Group VI non-metal.

O<sub>2</sub> – Oxygen (gas, natural elemental form)

P – Phosphorus (Sym), Group V non-metal.

**p-doping** – A type of 'positive' doping that introduces additional holes.

QCSE – Quantum Confined Stark Effect

R – Resistance [Ohm]

**RIE** – Reactive Ion Etching

r-plane - (10-12) plane of a Wurtzite cell

**S** – Sulphur (Sym), Group VI non-metal.

SF<sub>6</sub> – Sulphur hexafluoride, fluorosulphide.

#### SO<sub>4</sub> – Sulphate

sccm – Standard Cubic Centimetre per Minute

SEM – Scanning Electron Microscopy

Si – Silicon (Sym), Group IV metalloid, semiconductor.

**SiC** – Silicon Carbide, Group IV-IV semi-metal compound, semiconductor.

SiH<sub>4</sub> – Silane, silicon-based para-organic compound with one silicon atom.

 $Si_2H_6$  – Disilane, silicon-based para-organic compound with two silicon atoms.

Ti – Titanium (Sym), Transition Metal.

**TMA** – Trimethylaluminium (Al( $CH_3$ )<sub>3</sub>), Group III metalorganic compound.

**TMG** – Trimethylgallium (Ga(CH<sub>3</sub>)<sub>3</sub>), Group III metalorganic compound.

**TMI** – Trimethylindium (In(CH<sub>3</sub>)<sub>3</sub>), Group III metalorganic compound.

u-doping – Unintentional Doping

V – Voltage [volts]

**XRD** – X-ray Diffractometry

**Y** – Admittance [1/Ohm]

Z – Impedance [Ohm]

**ZB** – Zinc Blende

Zn – Zinc (Sym), Transition Metal

\*Ternary (three-element) semiconductor alloy.

\*\* ICP and ICP-RIE are used interchangeably.

\*\*\* Often interchangeably used with MOCVD; the only difference is that MOVPE specifies atomic layer-by-layer growth.

Sym Elemental symbol.

1 Oxford English Dictionary, Second Edition (1989), *Ångström (unit)* [Online]. Available: <u>https://www.oed.com/oed2/00008552</u> (accessed 13 Jun 2022)

## Contents

| Abstract                                                                                                           | i                    |
|--------------------------------------------------------------------------------------------------------------------|----------------------|
| Acknowledgements                                                                                                   | iii                  |
| Publication list                                                                                                   | iv                   |
| Journal                                                                                                            | iv                   |
| Glossary of Nomenclature/Acronyms/Chemical Symbols Used                                                            | v                    |
| Contents                                                                                                           | ix                   |
| Chapter 1 - Introduction                                                                                           | 1                    |
| 1.1: Introduction                                                                                                  | 1                    |
| 1.1.1: Motivation for Research: State of Industrial/Research Electronics and Where III fit in the State of the Art | -Nitrides            |
| 1.1.2: AIN, InN and GaN's Debut into Materials Science                                                             | 6                    |
| 1.1.3: A Brief History of High Electron Mobility Transistors (HEMT)                                                | 7                    |
| 1.1.4: A Brief History of (Micro)-Light Emitting Diodes                                                            | 11                   |
| 1.2: Thesis Overview                                                                                               | 12                   |
| 1.3: Limitations                                                                                                   | 14                   |
| 1.3.1: Lattice mismatch, p-type inactivity, crystallographic challenges                                            | 14                   |
| 1.3.2: (Micro)-LED size-dependent inefficiency, the 'green/yellow gap', light extractio other concerns             | n <b>, and</b><br>17 |
| 1.3.3: III-Nitride HEMT default-ON operation, non-polar 2DEG difficulty, imbalance in                              | hole                 |
| mobility                                                                                                           | 18                   |
| 1.4: References                                                                                                    | 19                   |
| Chapter 2 – Background                                                                                             |                      |
| 2.1: General Semiconductor Theory                                                                                  |                      |
| 2.1.1: Introduction to Semiconductor Physics: Atomic Theory and Band Diagrams                                      |                      |
| 2.1.2: Band dispersion, Brillouin Zones, and related Wave Vectors                                                  | 33                   |
| 2.1.3: Semiconductor Doping: Extrinsic Semiconductors                                                              | 36                   |
| 2.1.4: pn junctions, heterojunctions, metal-semiconductor contacts                                                 | 38                   |
| 2.1.5: Brief Introduction to Quantum Mechanics                                                                     | 42                   |
| 2.1.6: Crystallographic arrangements, Miller Indices                                                               | 43                   |
| 2.2: Group III-Nitride Semiconductors: GaN, AIN, InN and Alloys                                                    | 44                   |
| 2.2.1: Electrical Polarisation: Types, How they Arise, and QCSE                                                    | 44                   |
| 2.2.2: III-Nitride Semiconductor Crystallographic Structure, Lattice Constants                                     | 49                   |
| 2.2.3: Overview of Unintentional Doping in GaN                                                                     |                      |

| 2.3: III-Nitride LEDs Operation                                                                     | 50  |
|-----------------------------------------------------------------------------------------------------|-----|
| 2.4: III-Nitride HEMTs, 2DEG principles                                                             | 51  |
| 2.5: Conclusion                                                                                     | 54  |
| 2.6: References                                                                                     | 54  |
| Chapter 3 – Experimental Techniques                                                                 | 59  |
| 3.1: Fabrication and Other Device Processing                                                        | 59  |
| 3.1.1: UV Photolithography                                                                          | 59  |
| 3.1.2: Dry Etching: ICP and RIE                                                                     | 63  |
| 3.1.3: Semiconductor Film, Metal Contact, and Insulator Oxide Deposition                            | 65  |
| 3.1.4: Rapid Thermal Annealing (RTA), Resist Oxygen Ashing Process, and Miscellaneous<br>Processing | 68  |
| 3.2: Device Characterisation                                                                        | 70  |
| 3.2.1: Crystallographic Characterisation                                                            | 70  |
| 3.2.2: Electrical Characterisation                                                                  | 71  |
| 3.3: References                                                                                     | 75  |
| Chapter 4 – Electrical characterisation of Micro-LEDs                                               | 79  |
| 4.1: Introduction                                                                                   | 79  |
| 4.2: Structure description of Micro-LED Arrays                                                      | 81  |
| 4.3: Micro-LED Characterisation                                                                     | 83  |
| 4.4: Results and Discussion                                                                         | 83  |
| 4.5: Conclusion                                                                                     | 90  |
| 4.6: References                                                                                     | 90  |
| Chapter 5 – Electrical and structural investigation of HEMTs grown in a 2D growth mode              | 94  |
| 5.1: Introduction                                                                                   | 94  |
| 5.2: Sample description                                                                             | 96  |
| 5.3: Experimental                                                                                   | 97  |
| 5.4: Results and Discussion                                                                         | 99  |
| 5.5: Conclusion                                                                                     | 105 |
| 5.6: References                                                                                     | 105 |
| Chapter 6 – Electrical investigation of non-polar HEMTs on r-plane sapphire                         | 110 |
| 6.1: Introduction                                                                                   | 110 |
| 6.2: Description of (11-20) Non-Polar GaN/AlGaN HEMT Templates                                      | 113 |
| 6.2.1: Group 1: Classical Modulation Doped Samples, A to D                                          | 113 |
| 6.2.2: Group 2: Secondary Buffer Samples, E to H                                                    | 115 |
| 6.2.3: Group 3: New Generation Samples, Thick Barrier/Cap and Quantum Well                          | 116 |
| 6.3: Experimental and simulation methods                                                            | 118 |

| 6.3.1: Fabrication of HEMTs, SBDs, TLM structures and Buffer Contacts                        |             |
|----------------------------------------------------------------------------------------------|-------------|
| 6.3.2: 1D Schrödinger/Poisson Epitaxial Structure Solver                                     |             |
| 6.4: Results and Discussion                                                                  |             |
| 6.4.1: Electrical Characterisation                                                           |             |
| 6.4.1.1: Hall Effect Measurement Results                                                     |             |
| 6.4.1.2: Methodology and Summary of Other Electrical Measurements                            |             |
| 6.4.1.3: Group 1 Results                                                                     |             |
| HEMT Device I-V Curves                                                                       |             |
| HEMT Device Transconductances                                                                |             |
| TLM Device I-V Plots                                                                         |             |
| SBD Device I-V Curves                                                                        |             |
| Buffer Leakage Structure I-V Curves                                                          |             |
| 6.4.1.4: Group 2 Results                                                                     |             |
| HEMT Device I-V Curves                                                                       |             |
| HEMT Device Transconductances                                                                |             |
| TLM Device I-V Plots                                                                         |             |
| SBD Device I-V Curves                                                                        |             |
| Buffer Leakage Structure I-V Curves                                                          |             |
| 6.4.1.5: Group 3 Results                                                                     |             |
| HEMT Device Transconductances                                                                |             |
| TLM Device I-V Plots                                                                         |             |
| 6.4.2: XRD Characterisation                                                                  | 136         |
| 6.4.3: Schrödinger-Poisson Solutions                                                         | 140         |
| 6.4.3.1: Variation by Al Ratio                                                               | 141         |
| 6.4.3.2: Variation by Doping Level For Barrier                                               |             |
| 6.4.3.3: Variation by Doping Level for GaN Cap                                               | 146         |
| 6.4.3.4: Example of a 25 nm Barrier Doped 1e19 for Dual Barrier-Channel Conduc Demonstration | tion<br>147 |
| 6.5: Conclusion                                                                              |             |
| 6.6: References                                                                              |             |
| Chapter 7 – Conclusion and Future Work                                                       |             |
| 7.1: Conclusion                                                                              |             |
| 7.2: Future Work                                                                             |             |
| Chapter 8 - Appendices                                                                       |             |
| 8.1: Appendix – Full Growth Parameters, Descriptions and Structures of the 12 Non-F          | olar (11-   |
| 20) GaN/AlGaN HEMT Samples Used (Chapter 6)                                                  |             |

| Sample A | 157 |
|----------|-----|
| Sample B | 158 |
| Sample C | 159 |
| Sample D |     |
| Sample E |     |
| Sample F |     |
| Sample G |     |
| Sample H |     |
| Sample I |     |
| Sample J |     |
| Sample K |     |
| Sample L | 168 |

### Chapter 1 - Introduction

#### 1.1: Introduction

III-Nitride semiconductors are, as a material set held in high regard in solid-state physics, and especially for their role in solid-state lighting <sup>1</sup> and high-power applications, incrementally being adopted by both commercial research and development teams as well as academic institutions due to the material set lending itself well to both illumination and traditional on-chip power and digital electronics purposes. Their flexibility in this regard is mainly thanks to their physiochemical sturdiness (GaN has a Young's Modulus of up to  $\approx$  295 GPa on nanoscale bowing and is chemically stable on account of its resistance to corrosion, high bond energies and is also thermally stable well into the 1300°C range under the right substrate off-cut conditions <sup>2-4</sup>) on top of their excellent electronic characteristics. Included in these are their sizeable – and fine tuneable via formation of ternary alloys – direct bandgaps (3.4 eV for GaN, 6.2 eV for AlN and  $\approx$  0.7 eV for InN <sup>5, 6</sup>); high electron saturation velocity of  $\approx 2.5 \times 10^7$  ms<sup>-1</sup>; high intrinsic breakdown electric fields equal to or above 3 MV/cm and respectable intrinsic electron mobility disputed to be between 900 – 1250 cm<sup>2</sup>V<sup>-1</sup>S<sup>-1</sup> for GaN <sup>7-9</sup>. As direct bandgap semiconductors, they are all suitable for electromagnetic radiation from mid-UV to near-mid infrared; while the electron mobility further enhanced by III-N alloys being used as a barrier material to a GaN channel allow for higher mobility than the intrinsic limits of silicon <sup>10-12</sup>.

As such, their cases in utilisation for advances in electronics, their potential roles, how they may relate to approaching appliance/device crises and a brief history of how they have been employed in devices in the past shall be explored.

## 1.1.1: Motivation for Research: State of Industrial/Research Electronics and Where III-Nitrides fit in the State of the Art

The established and/or recently growing industrial applications such as System-on-a-Chip (SoC), with the electronics application's enduring pursuit for low-leakage, low-loss-throughswitching, high-performance processing units, Internet of Things (IoT), which necessitates reliable communications and energy efficiency and has potential in healthcare systems among all, the nascent Li-Fi, 5G (which is relatively newly-rolled out, conceived of in mid-2010s and is still being developed in the direction of the technology's defined intrinsic limits), future iterations of mobile networks, such as 6G being in an early developmental phase, and nanoscale hyper-fast data processing technologies set to be using on chip and chip-to-chip communications which features other III-V semiconductors already in an experimental phase <sup>13-17</sup>, advanced augmented and virtual reality (AR/VR) which demands sub-5 µm pixel-level precision, colour depth, and high efficiency <sup>18</sup>, as

well as longstanding pursuits in reduction of device feature sizes (i.e.: electronic scalability) where while fabrication gets increasingly advanced, a few roadblocks to the success of sub-7 nm node manufacturing include the switching losses impeding high frequency operation, driving current density, quantum tunnelling, and silicon manufacturing crunch (not necessarily due to a global lack of material availability), imploring research into other semiconductors (in tandem with high-k insulators) <sup>19-21</sup>, advanced solar cells and other photovoltaic devices that operate well and with good external quantum efficiency (EQE) owing to III-Nitrides' high toughness, direct bandgaps and nearly solar light spectrum-wide absorption capability, especially thanks to high-In InGaN ternary alloys and multi-quantum wells (MQW), but material logistics and present-day performance limitations means that the potential of the theoretical excellent conversion efficiency has still some way to be achieved <sup>22</sup>, and reliable high power control systems, can benefit greatly from advances in GaN/InGaN/AlGaN electronics and materials science.





It is acknowledged, to address the need for enhanced communications systems, III-Nitride µLEDs or even white phosphorescent broad-area devices with carefully considered modulation schemes have been known to reach higher than 1 Gbps transmission rates, which is ostensibly a good benchmark of late LTE and early 5G technology and thus is compatible for visible light communication (VLC), potentially as an optical fibre substitute or even a whole communications standard in its own right. <sup>23-25</sup> Huawei, an influential organisation in mobile networks and devices, is already undertaking preliminary research into the prototype communications standard of 6G. <sup>26</sup> 6G

is expected to have reached at least its early rollout phase in the next decade. THz communications, covering carrier frequencies from 1/10 terahertz to 10 terahertz, are also being explored for this future milestone, which III-Nitrides are also theoretically capable of as an upper limit thanks to their visible light emission which does fall under THz photon frequencies. <sup>25, 27</sup> GaN, like its arsenide counterpart GaAs (along with AlGaAs, AlGaAsP and InGaAs, also III-V semiconductors) that already sees such research intrigue with quantum cascade lasers (QCL) and purpose-built nanoscale field effect transistors (FET), is promising for the application. <sup>28</sup> Due to the qualities of III-Nitride semiconductors that make them attractive for addressing these ambitions, it is evident that research into the material group is a serious endeavour.

Li-Fi, or Light Fidelity, in particular has been hailed as an excellent candidate for solutions to data communications bottlenecks that are expected to be experienced by users of computing technologies, mobile or otherwise, and gives III-Nitride transmitter/receivers a niche in experimental communications. A 3.4 Gbit wireless transmission system based on Cree Semiconductors-made RGB LEDs – a triple combination of red, green and blue LEDs used to cast visible white light for VLC – utilising InGaN on SiC substrates, incorporated into communications keying was reported back in 2012, and its sapphire/GaN/InGaN systems equivalent to this also reach the several-Gbps goal, with 9 Gbps being the record, and another scheme reported Gbps performance over distances longer than 3 m, meaning it may become a feasible communications standard in the near future. Indoor illumination is also thought to be a secondary benefit to get out of VLC, which is important for energy efficiency. It is hoped that III-N systems also attain 10s of Gbps in the near future. <sup>24, 29-32</sup>



Figure 1.2: A vision of how Li-Fi could operate. Credit to H. Chun et al <sup>32</sup>, © 2019.

Above all as a matter of curiosity towards III-N semiconductors, however, is the III-Nitrides' potential for power electronics applications, thanks to the material family's innate excellent balance between breakdown fields, and electron mobility, meaning should their shortcomings be addressed, a versatile power electronics and optoelectronics platform will be centrepiece to the electronics industry, which already shows interest in them. GaN-based transistors on sapphire allow for 1.1 A/mm current density under 1 V gate bias and 10 V drain-source voltage with purely built-in electric fields from the crystal orientation, also known as [electrical] polarisation, and up to 1.4 A/mm with intentional doping on SiC, whilst sub-nA/mm leakages are also observable <sup>33-35</sup>. GaN/AlGaN heterojunctional transistor structures on sapphire have also been known to achieve breakdown electric fields up to 2.5 MV/cm<sup>35</sup>, close to the material's intrinsic limit. Low on-resistances have also been reached and specialist complex-doped GaN/InAlGaN HEMTs on SiC attain 2 A/mm current density, 680 mS/mm extrinsic transconductance, 217  $\Omega$ /sq sheet resistance and 0.4  $\Omega$ /mm onresistance<sup>36</sup>. High breakdown, high frequency structures are naturally a source of intrigue, with one such example reaching 202 GHz  $f_{max}$ , 1800 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> electron mobility and > 1 MV/cm breakdown on SiC <sup>37</sup>, and GaN/AlGaN/AIN HEMTs have been obtained with maximum operational frequencies of 300 GHz on SiC again, and 6 GHz on Si substrate MIS-HEMTs <sup>38, 39</sup>. GaN electron mobility and saturation velocity mean that there is still even more room for higher frequency applications still, and while it already sees RF and microwave operation, pushing the material to bridge the 'THz gap' will be important.



**Figure 1.3:** Power-frequency relationship of Si, GaAs and GaN, as a comparison correct to 2015. Credit to Jones et al  $^{40}$ , © 2015, Springer.

This power electronics/optoelectronics duality has profound implications for III-Nitrides' applications into industry, especially the aforementioned SoCs. To name a few influential companies in the field with their developments and interest in GaN in the last 4 years, ARM has had ambitions to expand their 'fabless' semiconductor IP into more laptops and similar computing devices, moving into 7 and even 5 nm manufacturing, Thermal Design Power (TDP) ratings of 5 W and 3.3 GHz operational frequency <sup>41</sup>; Qualcomm seeks delivery of 5G mmWave and sub-6 GHz integrated modem-RF systems <sup>42</sup>, and NXP, an SoC producer, a notable supplier to OEMs (Original Equipment Manufacturer) and an electronic material development company previously working quite Sicentrically, is making the shift into GaN with its new Arizona plant, and more potentially planned, for the same power-and-communications purpose. <sup>43</sup>

GaN has some other fundamental advantages over silicon. It can be considered to be 'greener' than Si owing to its higher 'figure of merit' that enables high frequency, low loss operation, in addition to the potential to be grown for a lesser carbon footprint as industry grows, as Ga may be found as a by-product of Al smelting from bauxite ore, and has been reviewed experimentally for H<sub>2</sub> fuel systems, as the III-N material family also has a potential niche in transport and aerospace engineering thanks to their relative tolerance to harsh environments. <sup>10, 44</sup> The comparison to silicon in terms of electron mobility also gives them a potential role in integrated circuitry, since the response time is largely dictated by the aforementioned electronic quality and the majority of silicon commercially employed does not consist of bulk ('monocrystalline') but rather polycrystalline silicon ('poly-Si') which, depending on grain size, suffers from a large electron and hole mobility drop compared to its intrinsic capabilities by an order of magnitude <sup>45</sup>; poly-silicon also doubly gets affected by impurity scattering from dopants used in the main channel, since silicon-only transistors are homojunctional and their channels are determined by contrast in doping. <sup>46</sup>

In terms of current logistical fabrication/growth developments, of particular interest is their suitability for integrated circuits using both optoelectronics and power devices as a single piece, i.e.: monolithic integration with no need of interconnects <sup>47-49</sup>; potential for being retrofitted, in a sense, through epitaxial overgrowth, onto existing silicon-based wafers, with one such vertically-integrated example being used for default-off operation <sup>50</sup> as CMOS technology and other silicon applications are still dominant within the electronics industry even with the recent supply issues. Recently, our Group has also reported integrated HEMT-µLEDs suitable for high-frequency systems. <sup>51</sup>

Rather than necessarily with a main motivation of one-dimensional problem-solving then, it is prudent to undertake research with multiple device-level endeavours in mind, as these materials of curiosity may help address many of the challenges of electronic engineering.

#### 1.1.2: AIN, InN and GaN's Debut into Materials Science

AlN was the first of the material family to be discovered in 1862 and synthesised in 1907, as the solubility and nitridation of the metal drew some intrigue <sup>52, 53</sup>, but it would take another century before its potential for electronic devices was realised thanks to a reported thermal conductivity of 285 W m<sup>-1</sup> K<sup>-1</sup>, as the material's potential as both a ceramic and a wide-bandgap emitter was realised <sup>54</sup>. Many catalyst materials were experimented upon and employed for synthesis since, and the thermal-chemical stability of both the material itself and aluminium oxide, Al<sub>2</sub>O<sub>3</sub>, have been the subject of intrigue. <sup>52</sup>

InN was the second material of the collection to have been reported on, around 1910, and throughout the following decades, the discovery of the narrow bandgap and potential for very high electron mobility of InN ensued. While the material's perceived role in photovoltaics and solar panels was based on the outdated bandgap value of between 1.7 and 1.9 eV, it still holds true with its currently accepted value of 0.65 eV, and high-In InGaN alloys are consequently still of high importance. <sup>55</sup>

GaN, the last discovered one of the three III-N semiconductors, was first grown in 1931 by W. C. Johnson et al, who led a research using existing literature at the time of the existence of nitrides of each member of group III elements, except gallium. This led to the confirmation of the existence of GaN as a compound through fusion of metallic gallium from fractionally crystallised 'germanite ore' and dried liquid ammonia <sup>56, 57</sup>; almost a century later, purified ammonia is still one of the crucial ingredients to grow III-Nitride semiconductors to this day. However, this early attempt yielded amorphous GaN, and it was not until 1969 that monocrystalline GaN was obtained using hydride vapour phase epitaxy (HVPE) and even its bandgap was able to be reported, as 3.39 eV. <sup>58</sup>

Early HVPE-grown films yielded what was then perceived, with limited spectroscopy and gauging of impurities, as high concentrations of N<sup>3-</sup> vacancies and resultant strong n-type conduction of around 10<sup>19</sup> cm<sup>-3</sup>, though (as well as a relative tendency for dissociation at temperatures well below 600°C). The former was first unsuccessfully attempted to be alleviated with acceptors, which resulted in high resistivity films <sup>58, 59</sup>. (The present-day accepted reason for this strong n-type conduction, however, is actually Ga<sup>3+</sup> vacancies, which reinforces the narrative of introducing extra free electrons into the bulk semiconductor <sup>33, 60</sup>). The introduction of MOCVD, the current standard growth method, to GaN growth in 1971 <sup>61</sup> transformed GaN to be well-placed to become an emitting material of high renown <sup>56</sup>. The subsequent production of the first high-quality films via MBE in 1983 <sup>62</sup>, a re-adaptation to MOCVD in 1985, using a low-temperature AIN buffer <sup>63</sup> and the currently-

accepted two-step growth in 1991<sup>64</sup> provided a pipeline for progressively higher quality GaN and facilitated the material's modern optoelectronics applications.

#### 1.1.3: A Brief History of High Electron Mobility Transistors (HEMT)

These heterojunctional transistors, as opposed to standard field effect transistors which use differently-doped regions and/or an insulator layer to create a channel layer, first came into existence in the III-arsenide material system as a concept by Takashi Mimura, who coined the term High Electron Mobility Transistor to describe one such device. Originally as a scheme to demonstrate that AlGaAs/GaAs transistors are supposed to demonstrate superior high-speed operation and depletion/accumulation n-type characteristics to Si FETs, such as MESFETs which already demonstrate respectable > 45 GHz cut-off performance <sup>65</sup>, the HEMT concept has been adopted since and remains a crucial part of III-Nitride and derivative materials science.



**Figure 1.4:** The cross-section of **a**) an AlGaN/GaN unintentionally-doped polar (natural internal electric field) HEMT device; **b**) AlGaAs/GaAs n-doped barrier HEMT and **c**) a Si-on-insulator MESFET <sup>65</sup> for comparison.

He theorised that, electrons need to be induced into a completely undoped layer, through careful superlattice engineering of a modulation doping scheme and thickness adjustment of a barrier layer, in order to take advantage of this channel layer's lack of alloy disorder, carrier-to-carrier and ionised impurity scattering. Such a modulation doping scheme, is one whereby the spatial separation of doping impurities and charges is achieved by the aforementioned growth of a main channel layer – GaAs – and an n-doped – mixed with impurities that release extra negative charge in the form of electrons (as illustrated in Chapter 2) – barrier of AlGaAs, with a larger bandgap than GaAs, to induce surplus electrons into the GaAs channel, which is at a lower energy than the barrier, which they are inclined to occupy.

The depletion region needs to be thin enough to not shield the field effect but thick enough to be able to take advantage of Fermi pinning for charge accumulation. In semiconductor theory, it is accepted that, in an unbiased equilibrium state, the Fermi Energy – the average statistical energy (Subchapter 2.1.1) of all charge carriers within the material layer, middle of the bandgap for an intrinsic semiconductor – must be the same energy across every layer, due to continuity of surface and bulk states of charge carriers, hence the pinning. This pinning consequently determines how semiconductor/metal junctions behave in conjunction with metal-semiconductor barriers and inherent electric fields. Consequently, HEMTs require precise, often atomic-layer, vapour deposition to be able to achieve this modulation doping scheme, and scrutiny into their high-frequency performance was undertaken as early as 1987. <sup>66, 67</sup>

Mimura's initial sketch, Figure 1.5, shows an AlGaAs/GaAs HEMT, with the lattice growth being on the x-axis and carrier energy on a band diagram on the y-axis. These are divided into three cases. The first case is a HEMT with an excessively thick barrier; as extra electrons are induced into the channel layer, they leave behind positively-charged donor ions, which form a depletion region; the three charge regimes in this case are the metal surface depletion region, the n-AlGaAs/GaAs interface depletion region and the charge neutral region in the middle which shields the accumulation region from gate electric fields. The result is a device that is on by default (default-ON) and cannot be effectively switched off by changing the transistor gate voltage, or gate modulation. The second case is a HEMT with a medium barrier that creates a depletion region thin and continuous enough to be gate-modulated, but the induced charge density still results in a device that is default-ON. The third case is a thin barrier with no inherent electronic build-up, but can be voltage biased into an increased current, leading to a default-OFF device.



**Figure 1.5:** The band diagram sketch by Mimura for the HEMT principle demonstrating **a**) excess charge accumulation with a thick barrier; **b**) gate-controllable 2DEG/surface charge relationship with the appropriate thickness; and **c**) no inherent accumulation with a thin barrier <sup>66</sup>. ©2002 IEEE.

Thus, channel electrons are compelled to have the dual advantage of being able to move through a less-obstructed channel and also attain enhanced mobility through a larger potential drop than the material's intrinsic limits allow and a region of confinement which, on top of their additional mobility, also renders them almost completely free to move in two axes and confined along the growth axis. This electron cloud, moving almost akin to a gas in free space, can be retroactively identified to be referred to in literature as 2DEG; two-dimensional electron gas <sup>66</sup>.



**Figure 1.6:** A generic illustration of: **a)** Depletion-mode drain current operation by gate voltage; **b)** Enhancement-mode operation.

The first depletion-mode HEMT was demonstrated in 1980<sup>68</sup>, but the principle of the lack of inherent accumulation as in Figure 1.5c was also used to create its enhancement-mode counterparts later the same year. <sup>69</sup> Depletion-mode devices, such as a JFET and the aforementioned HEMT, are on by default and a negative voltage is needed to turn them off; enhancement mode devices like MOSFETs and MOS-HEMTs are off by default and need a positive gate voltage for operation. Integrated logic circuits, exemplified using a 27-stage ring oscillator based on the HEMT technology still in its infancy, were also successfully tested in 1981<sup>70</sup>, although Mimura's group's 'inverted' HEMT structures, which consisted of a Schottky contact on the undoped GaAs overgrown on AlGaAs, initially did not succeed <sup>66</sup>. That task fell upon Delagebeaudeuf et al, who succeeded with the inverted HEMTs in 1980 and also used 2DEG in this context for the first time and filed a patent for this MESFET to mirror Mimura's original HEMT <sup>71</sup>. The prototype for a HEMT satellite communications amplifier was tested in 1983, and this marks the turning point for the long-lasting interest in high-frequency operation for this transistor archetype <sup>72</sup>. Low-noise amplifiers using this HEMT technology eventually made history by helping discover new interstellar molecules in 1986<sup>73</sup>.

A natural consequence of the success of the GaAs/AlGaAs HEMT is that III-Nitrides would also get their own interpretations of the HEMT. As GaN and AlN had become viable semiconductors through improvements in their crystalline growth in the late 1980s, by the early 1990s they were the subject of ire for many researchers, and one of the earliest iterations of an AlGaN HEMT was Khan et al's n-GaN/Al<sub>0.14</sub>Ga<sub>0.86</sub>N heterojunction device series, already with characteristics familiar to presentday GaN power electronics engineers such as an -6 V pinch-off point – transistor gate junction voltage that, upon further decrease for a depletion mode and further increase in enhancement,

causes the channel to be tightened and de-sensitised to further drain-source voltage change, depletion-mode operation, and peak/saturation transconductance (then only 28 mS/mm at 300 K) at around a gate bias of between 0 and 1 V <sup>74</sup>. Transconductance, or transfer conductance, is a differential representation of how a change in gate voltage dynamically affects drain current, taking the transistor as a more complex current source, which varies at gate voltage ranges, thus the peak/saturation transconductance is the highest this transistor is able to demonstrate.



**Figure 1.7: a)** Conceptual representation of pinch-off in a HEMT; **b)** an example transconductance curve of a HEMT.

The next decade would see various fabrication techniques and devised device architectures to devise alternative architectures or improve upon HEMTs, including the use of FATFET (long-gate FETs) transistors with thin buffers <sup>75</sup> and theoretical modelling of heterojunctional bipolar transistors to be HEMT counterparts to BJT technology <sup>76</sup>. The need for enhancement-mode operation was alleviated by the first GaN/AlGaN MOS-HEMT (Metal-Oxide-Semiconductor HEMT) in 2004 with the ALD (atomic layer deposition) application of an Al<sub>2</sub>O<sub>3</sub> gate dielectric and passivation layer, which is convenient as it is chemically and crystallographically identical to sapphire substrates <sup>77</sup>. Fujitsu Laboratories then developed the first application of GaN HEMTs for power supply systems in 2009 and commercial applications of GaN transistors in general have been expanding ever since, with Cambridge GaN Devices and EPC for instance offering their own commercial schemes. <sup>78–80</sup>

#### 1.1.4: A Brief History of (Micro)-Light Emitting Diodes

Micro-LEDs are one of the most sought-after areas of research in terms of GaN/InGaN electronics as the optoelectronics scaling on these devices allows for both better chip-level illumination as well as increased maximal driving power density and resolution – the latter is always a focal point of advancing display technology when it comes to smartphones and LED displays, but is also important for augmented and virtual reality (AR/VR) technologies, with especially the former benefitting from unobstructive heads-up displays, thus a high resolution is key.



Figure 1.8: Three types of III-Nitride LEDs for representation of concept: a) Cross-sectional diagram of a GaN homojunction light-emitting diode based on a simple *pn* junction; b) a heterojunction LED with an InGaN emitting region and *pn*-GaN and c) A single quantum well GaN/InGaN LED.

Arguably, the very first light emitting diode itself, whose acronym is now widely acknowledged as a household name, was first made in 1907 by H. J. Round, who reported uneven emission of yellow, green, and orange, or sometimes blue light from carborundum, nowadays referred to by its chemical symbol SiC, upon application of 10 V between two points of a crystal <sup>56, 81</sup>. This effect, presently called electroluminescence (EL), was correctly re-identified and quantum mechanically backed up by O. V. Losev in 1923 <sup>82</sup>.

The first 'true' light-emitting diode however, phasing out SiC in favour of direct bandgap materials, could be said to have been produced around 40 years later between late 1961, when J Biard and G. E. Pittman demonstrated light emission from a near-IR GaAs pn junction (which they patented the next year), and late 1962, when N. Holonyak and S. V. Bevacqua produced coherent

emission based on the GaAsP, another III-V semiconductor alloy, in the red region of the visible EM spectrum <sup>56, 83-85</sup>.

The application of their principles soon followed through to III-Nitride device applications, since the crystallographic improvements of the material group enabled their early optoelectronic applications and their optoelectronic success eventually paving the way to their power electronics applications as elaborated in Subchapter 1.1.3. The use of GaN/InGaN heterostructures was a perceived upgrade as the core material did not need to be alloyed or heavily doped with N as with GaAsP in order to produce shorter wavelength visible light and was direct bandgap. In addition, the direct bandgap nature of the latter diminished if the P ratio was greater than 49%. <sup>83, 86, 87</sup>. A tangible effect of the introduction of GaN was also that optoelectronics engineers were no longer limited to SiC for inefficient blue light emission <sup>88</sup>.

The first GaN-based LED, with these motivations, was launched in 1971 by Pankove et al <sup>89</sup>. By then, GaN was severely limited by the lack of p-type doping, and it would take another year for Mg to be able to exhibit better performance in that manner and achieve consistent violet emission at 425 nm through the works of Maruska et al <sup>90</sup>. The introduction of MOCVD <sup>61</sup> and later two-step growth <sup>63, 64</sup> improved the material's prospects to compete for LEDs. Even with the initial introduction of Mg, however, p-GaN films were still a major roadblock, as Mg-H complexes during MOCVD growth needed to be addressed with an additional activation step <sup>83</sup>. Amano and Akasaki put this forward in 1989, achieving hole concentrations in the order of 10<sup>16</sup> cm<sup>-3</sup> <sup>91</sup>, and the first noticeably contrasted-in-doping p-n junction GaN LED was produced by S. Nakamura <sup>92</sup>. He employed a different post-growth annealing method; one which gave hole concentrations an order of magnitude larger than the last scheme, and stayed as a mass-production standard.

Nakamura went on to produce the first double heterostructure electrically injected LED using InGaN/AlGaN alloys <sup>93</sup>, and was eventually nominated as a Nobel Prize in Physics Laureate alongside Amano and Akasaki for the trio's invaluable efforts towards LED technology <sup>83, 94</sup>. Scaling down of the GaN/InGaN LEDs from 'broad area' devices to several tens of µm came about in 2000 <sup>95</sup>, but a size-dependent inefficiency problem remained, and the next 20 years would be host to many methods including chemical etching and neutral beam etching to alleviate sidewall damages <sup>96, 97</sup>, and the *GaN Centre* used overgrowth for green/blue 3.6 µm µLED arrays in 2020 <sup>18</sup>; the same technique was used to produce 2 µm circular red LEDs this year <sup>98</sup>.

#### 1.2: Thesis Overview

As per the aforementioned electronics developments of renown and topics of research of great intrigue to academics, a multi-phase set of studies have been undertaken in order to put forward

major improvements in both III-Nitride optoelectronic devices and power electronics components using the material set. The Thesis covers these three main areas of research:

- Fabrication, characterisation, and epitaxial analysis of overgrown micro-LED arrays using a (0001) c-plane n-GaN template and reflecting on the electronic performance improvement per μLED
- Studying the effects of high-temperature, mainly-2D AIN buffer growth on the buffer characteristics of c-plane GaN/AIGaN HEMT epitaxial stacks
- Investigation into improving electron mobility and saturation current in (11-20) a-plane GaN/AlGaN HEMTs on r-plane sapphire through the use of simulation tools and device characterisation.

To be discussed in further detail in Chapter 4, the use of an array template has been deemed necessary in order to enable overgrowth of micro-LED templates in a novel masking process developed by the Group, mainly to eliminate the sidewall damage issue that limits both the electronic efficiency and quantum efficiency of LED devices when scaled down below dimensions that would ostensibly be considered broad-area active zones.

Delivery of the micropatterned layout is achieved through selective photolithography and etching of patterned templates on a 500 nm thick SiO2 layer, which carries with it the double advantage of providing a thickness-matched template for µLEDs to be grown in the pattern holes and introducing automatic sidewall passivation, which then eliminates the need to apply passivation after device overgrowth.

Chapter 5 focusses on the use of the GaN Centre's high-temperature 500 nm AlN buffer technology in order to suppress screw dislocations and unintentional doping with the end goal of improving buffer leakage characteristics. While the technique has already proven to enable improved breakdown electric field characteristics, how the re-adjusted growth relates to these crystallographic problems remained unknown until recently, where it was found that the buffer technique improved crystal quality as well as unintentional doping. Moreover, it agrees with previous works that buffer leakage and unintentional doping mainly arise from screw dislocations and not edge dislocations.

The final part of the thesis dissects the recent improvements in non-polar a-plane GaN (on rplane sapphire) layer electron mobility, both practically, and through simulation tools. One of the major impediments to employment of non-polar GaN in power device applications is the poor electron mobility and stacking fault-caused scattering of such devices. One way to address the issue

is to either use expensive freestanding substrates, or to use labour-intensive microrod array overlayed with overgrowth on sapphire, but reducing dislocations and biaxial strain on a thin a-plane buffer alone are beneficial.

#### 1.3: Limitations

While III-Nitride semiconductors can be quite powerful for many of the aforementioned electronic applications, it is also important to acknowledge the inherent and accompanied shortcomings of the material set, as well as challenges faced with the growth and fabrication of the specific devices covered.

#### 1.3.1: Lattice mismatch, p-type inactivity, crystallographic challenges

Despite many compelling arguments from a materials science perspective, one of the major pragmatic problems that impede the more widespread adoption of III-Nitride technologies is native substrates being extremely difficult (and therefore prohibitively expensive) to grow due to the material set's taxing thermodynamic equilibrium condition requirement. Most critically, a melting temperature of 2500°C for GaN in fully-grown compound form at atmospheric pressure, and a 4.5 GPa equilibrium pressure for nitrogen to prevent GaN decomposition during growth <sup>60</sup>, to be grown in a freestanding manner in the absence of a nucleation structure. In fact, even nominally 'freestanding' GaN substrates are not usually grown in bulk directly, but rather, are off-cut and extracted from a semiconductor wafer, be it optically or void-assisted, grown on a 'foreign' substrate with as little initial lattice mismatch as possible, so even in those some dislocations - in the realms of 10<sup>6</sup> cm<sup>-2</sup> – remain whether it is due to previous strain or subsequent heat treatment <sup>99, 100</sup>. Ga meltback is also problematic at temperature/pressure ratings well below this equilibrium, impeding growth and potentially incurring damages. <sup>101, 102</sup> Thus, III-N growth necessitates the use of sizeable vertical lattice parameter-mismatched (≈14% total) sapphire, mildly lattice-mismatched (3.4%) but more expensive SiC and unit cell type/lattice-mismatched Si (17%) substrates for any reasonably practical application, with graphene also being attempted; unfortunately, the crystal quality tends to take an impact as a result <sup>83, 103</sup>. Combined with large thermal expansion coefficient mismatches of 34% and 54% with sapphire and Si respectively, the resultant inter-lattice strain requires diligent strain engineering <sup>104</sup>. This degradation in crystal quality is detrimental to both electrical and optical performance, as it worsens charge carrier free paths.



**Figure 1.9:** Illustration of lattice mismatch and compressive/tensile strains between GaN and Si or sapphire <sup>104</sup>. Credit to H. Shin et al, © 2013 Springer/The Korean Physical Society.

Therefore, growth schemes on permanent 'foreign' substrates for III-N wafers usually focus on limiting dislocation densities to beneath 5×10<sup>8</sup> cm<sup>-2</sup> <sup>40</sup> (which is four orders of magnitude larger than what would render most other compound semiconductors optically ineffective and thus it is remarkable that III-Nitrides operate well with these densities) <sup>105</sup>, or to simply prevent sample cracking, which is deemed enough of an improvement to keep devices as functional as possible, as tolerable dislocation densities can be compensated for on a device-level. As to be discussed in Chapter 5, low screw dislocation densities are useful for dampening unintentional doping and current leakage path occurrence into the substrate, and edge dislocations are a less-urgent contribution <sup>33</sup>. While GaN and sapphire have a sizeable mismatch as they are, the introduction of an appropriate high-temperature AIN buffer alleviates this somewhat, so most of the resultant 'natural' dislocations when grown 2D like this end up being of an edge dislocation nature <sup>106</sup>.



Figure 1.10: Screw and edge dislocations, illustrated <sup>107</sup>.

Silicon may have had the potential to be an excellent substrate due to how ubiquitous it is despite the aforementioned large mismatch, and there exist many attempts at making Si-substrate samples, especially with semi-polar and fully polar GaN, comparable to GaN/AlGaN on sapphire, as well as commercial GaN-on-Si wafers. However, it, between Wurtzite GaN and diamond cubic Si, necessitates strain-engineering the growth, for example, multiple staggered AlGaN layers, at a fraction of the saturation current performance it offers on sapphire. GaN may be forced to exist in a metastable Zinc Blende arrangement to mirror the DC arrangement of Si or ZB GaAs, but its performance is subject to finding a good substrate for minimal mismatch for ZB GaN <sup>108</sup>. Therefore, the vast majority of GaN wafers covered in this Thesis are on a sapphire substrate, and the majority of other successful GaN devices use SiC as a substrate.

As well, unintentional n-type doping which worsens an existent default-on operation problem as well as subthreshold leakage and also dampens the material's potential for high breakdown voltage limits is also a sizeable contributing factor in hampering the potential of the material set. As to be seen later, the primary contributing factor to allowing this is the prevalence of screw dislocations, especially of the full-core type <sup>109</sup>. Stacking faults lead the way to Ga<sup>3+</sup> vacancies, which are substituted in an energetically favourable way by impurities from either the growth chamber or the substrate itself, which is mostly either Si (from a homogeneous Si or heterogeneous SiC substrate) or O (from a sapphire substrate), both of which lead to slight n-type doping <sup>33,60</sup>.

The unintentional n-type doping problem is also an impediment to another problem that plagues III-Nitrides; the already-present difficulty in p-type activation. While it is true that p-type layers are achievable thanks to auto C-doping that can be induced <sup>110</sup>, and intentional p-type doping examples using Fe and Mg as dopants have been in use for three decades, their performance is still less than ideal for hole concentration. Moreover, p-type activation is problematic for a second reason, and it is that they also suffer from incomplete dopant activation in the first place. As well, as to be mentioned in Subchapter 1.3.3, III-V semiconductors also have an imbalance of electron to hole mobility which renders bipolar transistors suboptimal.

Another crystallographic problem that contributes to usually worse-than-expected performances is related to orthorhombic strain, which arises due to a variety of reasons such as thermal expansion coefficient mismatch and inherent correctional stress between bonded species.



**Figure 1.11:** Illustration of orthorhombic strain between off-cut r-plane sapphire and a-plane GaN overgrowth, which causes a biaxial strain, and the parameters that need to be obtained through crystallographic characterisation such as XRD. Reprinted from Laskar et al, with the permission of AIP Publishing <sup>111</sup>.

Finally, the incorporation of high In and high AI ratios into InGaN and AlGaN alloys also remains a challenge despite recent improvements <sup>101, 112</sup>, which affects the bandgap tuning of the semiconductor family.

#### 1.3.2: (Micro)-LED size-dependent inefficiency, the 'green/yellow gap', light

#### extraction, and other concerns

An issue that plagues especially fully-polar III-Nitride based optoelectronic devices is the efficiency droop in the green region of the visible light spectrum. Polarisation, as to be discussed in Chapter 2 in terms of semiconductor theory, facilitates a wavelength-shift phenomenon based on electron-hole recombination energies in energy states in an InGaN/GaN multi-quantum well (MQW) structure due to the internal electric field it drives. This is commonly referred to as the Quantum Confined Stark Effect (QCSE) <sup>113</sup>. Thus, green and yellow light emitting devices suffer from an efficiency drop. Emissions further into the bands are less-affected by this shift, but for band edges, this creates an inefficiency around this colour range, leading to the (In)GaN 'green gap'. Compounding this factor is the poor incorporation of high In concentrations <sup>101,</sup> for the majority of III-N growth. This is one of the motivations for the Author being interested in improvements in non-polar GaN power devices, as this also eliminates QCSE for integrated power/optoelectronic circuits.

Another issue inherent to scaling LED devices to the several-micrometre sizes, is that traditional fabrication through etching the devices out in an ICP-RIE chamber causes sidewall damage, which causes a size-dependent inefficiency through an effect commonly referred to as Shockley-Read-Hall (SRH) recombination <sup>114</sup>. The causes of ICP sidewall damage are a lot more

complicated; one interpretation is that ICP-enhanced reactive ions either lose directionality at high power ratings or the underpowered ions get embedded into the device sidewalls <sup>115</sup>, but usually it requires extra passivation to disable the new trapping sites this damage creates. Even with sidewall passivation, these sites facilitate both a reduction in optical efficiency due to becoming a medium for non-radiative recombination and charge carrier traps which affects leakage.



Figure 1.12: Illustration of: a) Overgrowth vs. b) traditional mesa etching of LED fabrication.

In terms of  $\mu$ LED specific fabrication issues, overgrowth is a promising way to simplify  $\mu$ LED fabrication through not needing a device etching and post-fabrication passivation process, and improve  $\mu$ LED performance beyond what is normally possible through traditional fabrication, but it presents its own fabrication challenges. One of the major issues is that the quality and performance of the overgrown LEDs will rely on both the etching profile of the micropatterns out of the SiO<sub>2</sub> mask layer, as well as on the overgrowth conditions of the epitaxial layers themselves. Overgrowth itself presents some growth challenges, but has proven itself to be a powerful tool for  $\mu$ LED batch-production at less of a performance impact as compared to ICP-RIE etching.

## 1.3.3: III-Nitride HEMT default-ON operation, non-polar 2DEG difficulty, imbalance in hole mobility

Quite high up in the list of reasons why III-N HEMTs are not as widely adopted as their strong performance should present them as good candidates, is the fact that they rely on the

aforementioned 'foreign' substrates for any practical application and native/SiC substrates being expensive.

Difficulty in achieving default-off operation for transistors (that is to say, their turn-on threshold voltages are in the negative regime) makes HEMTs unsuitable for logic circuits in their default depletion-mode architectures <sup>116</sup>, though enhancement-mode versions have been fabricated before with additional insulator layers or vertical arrangements <sup>117</sup>, and even commercially produced, which carry with them the trade-off of a smaller saturation current density than their depletion-mode counterparts. Silicon vertical drivers for GaN-based HEMTs is supposed to be an excellent driver circuit that helps alleviate some of the switching issues encountered <sup>116</sup>.

Non-polar GaN is even more difficult to get acceptably-performing HEMT devices on, due to the fact that its planar archetypes lattice-match the respective substrates even less. While freestanding m-GaN substrates exist for example, and have been used to demonstrate HEMT proofs of concept <sup>118</sup>, they are even harder to grow than freestanding c-plane GaN substrates. Therefore, the bulk of the work performed here on non-polar GaN/AlGaN HEMTs consists of examples grown on cleaved r-plane (-12-10) sapphire substrates with an a-plane GaN buffer, which leads to a biaxial strain used this way. Compared to c-plane GaN growth, this paves the way to significant dislocation characteristics and subsequent poorer mobility characteristics <sup>111</sup>. In addition, due to the lack of an intrinsic built-in electric field, doping techniques are necessary in order to induce any sort of conduction in the main channel. Provided these challenges are overcome, however, non-polar HEMTs have the potential to have high-mobility default-off operation and have complementary optoelectronic devices integrated alongside them with QCSE suppression.

The last point worth mentioning is that III-Nitride semiconductors have an unusually high electron to hole mobility ratio <sup>119</sup> (though not as extreme as III-arsenides), which makes them less ideal for p-type channel operation. Compounding this factor is a natural tendency to have a mild case of the aforementioned n-type unintentional doping problem, and the fact that p-type dopants such as Mg (in the form of Mg<sup>2+</sup> ions) substituting Ga<sup>3+</sup> ions struggle to fully activate in bulk GaN. Contrast this with germanium, which does have a high hole mobility about half of its electron mobility <sup>120</sup>, and it is evident that III-Nitride semiconductors are less suitable for bipolar or complementary logic devices.

#### 1.4: References

J. J. Wierer and J. Y. Tsao, "Advantages of III-Nitride Laser Diodes in Solid-State Lighting", Phys.
 Status Solidi A 212., 980 – 985 (2015).

- [2] R. Nowak, M. Pessa, M. Suganuma, M. Leszczyniski, I. Grzegory, S. Porowski, F. Yoshida,
   "Elastic and plastic properties of GaN determined by nano-indentation of bulk crystal", Appl.
   Phys. Lett. 75, 2070 (1999).
- [3] S. J. Wilkins, T. Paskova, C. L. Reynolds Jr and A. Ivanisevic, "Comparison of the Stability of Functionalized GaN and GaP", Chem. Phys. Chem. 16, 1687 – 1694 (2015).
- [4] K. Yoshida, S. Yamanobe, K. Konishi, S. Takashima, M. Edo, B. Monemar and Y. Kumagai,
   "Dependence of thermal stability of GaN on substrate orientation and off-cut", Jpn. J. Appl.
   Phys. 58, 1 4 (2019).
- [5] H. Harima, "Properties of GaN and Related Compounds Studied by Means of Raman Scattering", J. Phys. Condens. Matter 14, R967-R993 (2002).
- [6] K. Sumiyoshi, M. Okada, M. Ueno, M. Kiyama, T. Nakamura, "Low On-Resistance High-Breakdown Voltage GaN Diodes on Low Dislocation Density GaN Substrates", SEI Tech. Rev. 77, 113 – 117 (2013).
- [7] Y. Sun, X. Kang, Y. Zheng, J. Lu, X. Tian, K. Wei, H. Wu, W. Wang, X. Liu and G. Zhang, "Review of the Recent Progress on GaN-Based Vertical Power Schottky Barrier Diodes (SBDs)", Electronics 8, 1 – 15 (2019).
- [8] J. L. Hudgins, G. S. Simin, E. Santi and M. A. Khan, "An Assessment of Wide Bandgap Semiconductors for Power Devices", IEEE Trans. Power Electronics 18, 907 – 914 (2003).
- T. T. Mnatsakanov, M. E. Levinshtein, L. I. Pomortseva, S. N. Yurkov, G. S. Simin, and M. A.
   Khan, "Carrier mobility model for GaN," Solid State Electron. 47, 111–115 (2003).
- B. J. Baliga, "Power Semiconductor Device Figure of Merit for High-Frequency Applications", IEEE Electron Dev. Lett. 10, 455-457 (1989).
- [11] A. M. Ozbek, B. J. Baliga, "Planar Nearly Ideal Edge-Termination Technique for GaN Devices", IEEE Electron Dev. Lett. 32, 300 – 302 (2011).
- [12] Y. C. Kong, Y. D. Zheng, C. H. Zhou, S. L. Gu, R. Zhang, P. Han, Y. Shi and R. L. Jiang, "Twodimensional electron gas densities in AlGaN/AIN/GaN heterostructures", Appl. Phys. A 84, 95 – 98 (2006).
- S. Mishra, N. K. Singh, V. Rousseau, System on Chip Interfaces for Low Power Design 1<sup>st</sup> Ed., 978-0-12-801630-5, Morgan Kaufmann, Burlington, Massachusetts, USA (2015).
- [14] P. A. Laplante, M. Kassab, N. L. Laplante, J. M. Voas, "Building Caring Healthcare Systems in the Internet of Things", IEEE Syst. J. 12, 3030 – 3037 (2019).
- [15] F. Tariq, M. R. A. Khandaker, K.-K. Wong, M. A. Imran, M. Bennis, M. Debbah, "A Speculative Study on 6G", IEEE Wireless Comms. Mag. 27, 1 – 8 (2020).

- [16] J. G. Andrews, S. Buzzi, W. Choi, S. V. Hanly, A. Lozano, A. C. K. Soong, and J. C. Zhang, "What will 5G be?," IEEE J. Sel. Areas Commun. 32, 1065 – 1082 (2014).
- [17] M. S. Islam, V. J. Logeeswaran, "Nanoscale Materials and Devices for Future Communication Networks", IEEE Comms. Mag. 48, 112 – 120 (2010).
- [18] J. Bai, Y. Cai, P. Feng, P. Fletcher, C. Zhu, Y. Tian, T. Wang, "Ultrasmall, Ultracompact and Ultrahigh Efficient InGaN Micro Light Emitting Diodes (μLEDs) With Narrow Spectral Line Width", ACS Nano 14, 6906 – 6911 (2020).
- [19] S. Y. Liao, C. C. Lu, T. Chang, C. F. Huang, C. H. Cheng, and L. B. Chang, "Gate Length Scaling Effect on High-Electron Mobility Transistors Devices Using AlGaN/GaN and AlInN/AIN/GaN Heterostructures", J. Nanosci. Nanotech. 14, 1 – 4 (2014).
- [20] Q. Huo, Z. Wu, W. Huang, X. Wang, G. Tang, J. Yao, Y. Liu, X. Zhao, F. Zhang, L. Li, M. Liu, "A Novel General Compact Model Approach for 7-nm Technology Node Circuit Optimization From Device Perspective and Beyond", J. Electron Dev. Soc. 8, 295 – 301 (2020).
- [21] BBC News. (2021, August 27) Why is there a chip shortage? [Online]. Available: https://www.bbc.co.uk/news/business-58230388 (accessed 10 Jun 2022)
- [22] J. Bai, Y. P. Gong, Z. Li, Y. Zhang and T. Wang, "Semi-polar InGaN/GaN multiple quantum well solar cells with spectral response at up to 560 nm", Solar Energy Materials and Solar Cells 175, 47 – 51 (2018).
- [23] A. Khalid, G. Cossu, R. Corsini, P. Choudhury, E. Ciaramella, "1-Gb/s Transmission Over a Phosphorescent White LED by Using Rate-Adaptive Discrete Multitone Modulation", IEEE Photonics J. 4, 1465 – 1473 (2012).
- [24] E. Xie, X. He, M. S. Islim, A. A. Purwita, J. J. D. McKendry, E. Gu, H. Haas, M. D. Dawson, "High-Speed Visible Light Communication Based on a III-Nitride Series-Biased Micro-LED Array" J. Lightwave Technol. 37, 1180 – 1186 (2019).
- [25] W. Saad, M. Bennis, M. Chen, "A Vision of 6G Wireless Systems: Applications, Trends, Technologies, and Open Research Problems", IEEE Network 34, 134 – 142 (2020).
- [26] E. Xu, "6G: The Next Horizon White Paper", Shenzen, China, Huawei, White Paper, 2021
   [Online]. Available: <u>https://www-file.huawei.com/-/media/corp2020/pdf/tech-insights/1/6g-white-paper-en.pdf?la=en</u> (accessed 15 Jun 2022)
- [27] I. F. Akyildiz, C. Han, Z. Hu, S. Nie, J. M. Jornet, "Terahertz Band Communication: An Old Problem Revisited and Research Directions for the Next Decade", IEEE Trans. Comms. 70, 4250 – 4285 (2022).
- [28] Y. Hao, L.-A. Yang, J.-C. Zhang, "GaN-based Semiconductor Devices for Terahertz Technology", Terahertz Sci. Technol. 1, 51 – 64 (2008).
- [29] G. Cossu, A. M. Khalid, P. Chowdhury, R. Corsini, E. Ciaramella, "3.4 Gbit/s visible optical wireless transmission based on RGB LED", Opt. Express 20, B501 – B506 (2012).
- [30] X. Liu, P. Tian, Z. Wei, S. Yi, Y. Huang, X. Zhou, Z.-J. Qiu, L. Hu, Z. Fang, C. Cong, L. Zheng, R. Liu, "Gbps long-distance real-time visible light communications using a high-bandwidth GaN-based micro-LED", IEEE Phot. J. 9, 7204909 (2017).
- [31] Y.-C. Chi, D.-H. Hsieh, C.-T. Tsai, H.-Y. Chen, H.-C. Kuo, G.-R. Lin, "450-nm GaN laser diode enables high-speed visible light communication with 9 Gbps QAM-OFDM", Opt. Express 23, 13051 – 13059 (2015).
- [32] H. Chun, A. Gomez, C. Quintiana, W. Zhang, G. Faulkner, D. O'Brien, "A Wide-Area Coverage 35 Gb/s Visible Light Communications Link for Indoor Wireless Applications", Sci. Reports 9, 4952 (2019).
- [33] V. Esendag, P. Feng, C. Zhu, R. Ni, J. Bai, T. Wang, "Influence of a two-dimensional growth mode on the electrical properties of the GaN buffer in an AlGaN/GaN high electron mobility transistor", J. Phys. D, under peer review.
- [34] M. M. Wong, U. Chowdhury, D. Sicault, D. T. Becher, J. C. Denyszyn, T. G. Zhu, M. Feng, R. D. Dupuis, "Delta-doped AlGaN/AlN/GaN microwave HFETs grown by metalorganic chemical vapour deposition", Electronics Lett. 38, 428 429 (2002).
- [35] S. Jiang, Y. Cai, P. Feng, S. Shen, X. Zhao, P. Fletcher, V. Esendag, K. B. Lee, T. Wang, "Exploring an Approach toward the Intrinsic Limits of GaN Electronics", ACS Appl. Mater. Interfaces 12, 12949–12954 (2020).
- [36] D. S. Lee, O. Laboutin, Y. Cao, W. Johnson, E. Beam, A. Ketterson, M. Schuette, P. Saunier, D. Kopp, P. Fay, T. Palacios, "317 GHz InAlGaN/GaN HEMTs with extremely low on-resistance", Phys. Status Solidi C 10, 827 830 (2013).
- [37] F. Medjdoub, N. Herbecq, A. Linge, M. Zegaoui, "High frequency high breakdown voltage GaN transistors", IEEE International Electron Devices Meeting (IEDM) IEDM15, 217 – 220 (2015).
- [38] J. W. Chung, W. E. Hoke, E. M. Chumbes, T. Palacios, "AlGaN/GaN HEMT With 300-GHz fmax", IEEE Electron Device Lett. 31, 195 – 197 (2010).
- [39] K.-M. Chen, C.-J. Lin, V. Nagarajan, E. Y. Chang, C.-W. Lin, G.-W. Huang, "Analysis of High-Frequency Behavior of AlGaN/GaN HEMTs and MIS-HEMTs under UV Illumination", ECS J. Solid State Sci. Technol. 10, 055004 (2021).
- [40] K. A. Jones, T. P. Chow, M. Wraback, M. Shatalov, Z. Sitar, F. Shahedipour, K. Udwary, G. S. Tompa, "AlGaN devices and growth of device structures", J. Mater. Sci. 50, 3267 3307 (2015).

- [41] N. Nayampally, ARM (2018, August 16), Accelerating mobile and laptop performance: ARM announces Client CPU roadmap [Online]. Available: <u>https://www.arm.com/company/news/2018/08/accelerating-mobile-and-laptop-performance</u> (accessed 17 Jun 2022)
- [42] Qualcomm (2020, February 17), Introducing Snapdragon X60 Raising the global 5G performance bar with the world's most advanced 5G modem system [Online]. Available: <u>https://www.qualcomm.com/news/onq/2020/02/introducing-snapdragon-x60-raising-global-5g-performance-bar-worlds-most</u> (accessed 17 Jun 2022)
- [43] L. Bradley, NXP (2021, Mar 1), GaN and Its Unique Potential in Communications Systems [Online]. Available: <u>https://www.nxp.com/company/blog/gan-and-its-unique-potential-incommunication-systems:BL-GAN-POTENTIAL-IN-COMM-SYSTEMS</u> (accessed 20 Jun 2022)
- [44] J. Ajayan, D. Nirmal, R. Ramesh, S. Bhattacharya, S. Tayal, L. M. I. Leo Joseph, L. R. Thoutam, D. Ajitha, "A critical review of AlGaN/GaN-heterostructure based Schottky diode-HEMT hydrogen (H<sub>2</sub>) sensors for aerospace and industrial applications", Measurement 186, 110100 (2021).
- [45] D. P. Joshi, R. S. Srivastava, "Mobility and Carrier Concentration in Polycrystalline Silicon", Solar Cells 12, 337 – 344 (1984).
- [46] R. X. Bassett, To the Digital Age: Research Labs, Start-up Companies, and the rise of MOS Technology, Johns Hopkins University Press 24 (2007).
- [47] C. Liu, Y. Cai, Z. Liu, J. Ma, K. M. Lau, "Metal-interconnection-free integration of InGaN/GaN light emitting diodes with AlGaN/GaN high electron mobility transistors", Appl. Phys. Lett 106, 181110, (2015).
- [48] C. Liu, Y. Cai, X. Zou, K. M. Lau, "Low-Leakage High-Breakdown Laterally-Integrated HEMT-LED via n-GaN Electrode", IEEE Phot. Tech. Lett. 28, 1130 – 1133 (2016).
- [49] K. M. Lau, Q. Li, "III-V-IV Integration Toward Electronics and Photonics Convergence on a Silicon Platform", 2014 12<sup>th</sup> IEEE International Conference on Solid-State and Integrated Circuit Technology (ICSICT), Guilin, China, 1 – 4 (2014).
- [50] X. Li, M. V. Hove, M. Zhao, K. Geens, V.-P. Lempinen, J. Sormunen, G. Groeseneken, S. Decoutere, "200 V Enhancement-Mode p-GaN HEMTs Fabricated on 200 mm GaN-on-SOI with Trench Isolation for Monolithic Integration", IEEE Electron Device Lett. 38, 918 921 (2017).
- [51] Y. Cai, J. I. H. Haggar, C. Zhu, P. Feng, J. Bai, T. Wang, "Direct Epitaxial Approach to Achieve a Monolithic On-Chip Integration of a HEMT and a Single Micro-LED with a High-Modulation Bandwidth", ACS Appl. Electron. Mater. 3, 445 – 450 (2021).
- [52] N. G. Coles, "The Formation and Reactivity of Aluminium Nitride and Related Materials", Ph.D. Dissertation, Dept. of Chem. The Polytechnic, Plymouth, Devon, UK (1970).

- [53] F. A. Ponce, D. P. Bour, "Nitride-based semiconductors for blue and green light-emitting devices", Nature 386, 351 – 359, (1997).
- [54] Z. Cheng, Y. R. Koh, A. Mamun, J. Shi, T. Bai, K. Huynh, L. Yates, Z. Liu, R. Li, E. Lee, M. E. Liao, Y. Wang, H. M. Yu, M. Kushimoto, T. Luo, M. S. Goorsky, P. E. Hopkins, H. Amano, A. Khan, S. Graham, "Experimental observation of high intrinsic thermal conductivity of AIN", Phys. Rev. Mat. 4, 044602 (2020).
- [55] H. A. Hirshy, "Growth and Characterisation of Indium Nitride", Ph.D. Dissertation, Div. Elec. Eng., Cardiff Univ., Cardiff, Wales, UK (2007).
- [56] S. S. Ghataora, "Fabrication and Characterisation of Micron and Sub-Micron Structured Electrically Injected Light-Emitting Diode", Ph.D. Dissertation, Dept. Elect. Eng. Univ. of Sheffield, Sheffield, S. Yorks., UK (2019).
- [57] W. C. Johnson, J. B. Parson, M. C. Crew, "Nitrogen Compounds of Gallium", J. Phys. Chem. 36, 2651 – 2654 (1932).
- [58] H. P. Maruska, J. J. Tietjen, "The Preparation and Properties of Vapor-Deposited Single-Crystal-Line GaN", Appl. Phys. Lett. 15, 327 – 329 (1969).
- [59] M. R. Lorenz, B. B. Binkowski, "Preparation, Stability and Luminescence of Gallium Nitride", J. Electrochemical Soc. 109, 24 – 26 (1962).
- [60] T. Zhu, R. A. Oliver, "Unintentional doping in GaN", Phys. Chem. Chem. Phys. 14, 9558 9573 (2012).
- [61] H. M. Manasevit, W. I. Simpson, "The Use of Metal-Organics in the Preparation of Semiconductor Materials", J. Electrochem. Soc. 116, 1725 – 1732 (1969).
- [62] S. Yoshida, S. Misawa, S. Gonda, "Improvements on the electrical and luminescent properties of reactive molecular beam epitaxially grown GaN films using AIN-coated sapphire substrates", Appl. Phys. Lett. 42, 427 – 429 (1983).
- [63] H. Amano, N. Sawaki, I. Akasaki, Y. Toyoda, "Metalorganic vapor phase epitaxial growth of a high quality GaN film using an AlN buffer layer", Appl. Phys. Lett. 48, 353 – 355 (1986).
- [64] S. Nakamura, Y. Harada, M. Seno, "Novel metalorganic chemical vapor deposition system for GaN growth", Appl. Phys. Lett. 58, 2021 – 2023 (1991).
- [65] W. Lepkowski, S. J. Wilk, T. J. Thornton, "45 GHz Silicon MESFETs on a 0.15 μm SOI CMOS Process", in 2009 IEEE Intern. SOI Conf., Foster City, CA, USA, 1 – 2 (2009).
- [66] T, Mimura, "The Early History of the High Electron Mobility Transistor (HEMT)", IEEE Trans.Microwave Theories and Tech. 50, 780 782 (2002).
- [67] P. M Smith, P. C. Chao, K. H. G. Duh, L. F. Lester, B. R. Lee, J. M. Balingall, "Advances in HEMT Technology and Applications", IEEE MTT-S Digest, S-2, 749 – 752 (1987).

- [68] T. Mimura, S. Hiyamizu, T. Fujii, K. Nanbu, "A New Field-Effect Transistor with Selectively Doped GaAs/n-Al<sub>x</sub>Ga<sub>1-x</sub>As Heterojunctions", Jpn. J. Appl. Phys. 19, L225 – L227 (1980).
- [69] T. Mimura, S. Hiyamizu, H. Hashimoto, and H. Ishikawa, "An enhancement- mode high electron mobility transistor for VLSI," in *Proc. 12th Solid-State Devices Conf.*, Tokyo, Japan, 364 (1980).
- [70] T. Mimura, K. Joshin, S. Hiyamizu, K. Hikosaka, M. Abe, "High Electron Mobility Transistor Logic", Jpn. J. Appl. Phys. 20, L598 – L600 (1981).
- [71] D. Delagebeaudeuf, P. Delescluse, P. Etienne, M. Laviron, J. Chaplart, and N. T. Linh, "Twodimensional electron gas MESFET structure," Electron. Lett. 16, 667 – 668 (1980).
- [72] M. Niori, T. Saito, K. Joshin, and T. Mimura, "A 20 GHz high electron mobility transistor amplifier for satellite communications," in *Int. Solid- State Circuits Conf. Tech. Dig.*, 198 – 199 (1983).
- [73] H. Suzuki, M. Ohishi, N. Kaifu, S. Ishikawa, and T. Kasuga, "Detection of the interstellar C H radical," Publ. Astron. Soc. Japan 38, 911 – 917 (1986).
- [74] M. A. Khan, A. Bhattarai, J. N. Kuznia, D. T. Olson, "High electron mobility transistor based on a GaN/AlxGa1-xN heterojunction", Appl. Phys. Lett. 63, 1214 – 1215 (1993).
- [75] J.-P. Ao, T. Wang, D. Kikuta, Y.-H. Liu, S. Sakai, Y. Ohno, "AlGaN/GaN High Electron Mobility Transistor with Thin Buffer Layers", Jpn. J. Appl. Phys. 42, 1588 – 1589 (2003).
- [76] S. N. Mohammad, H. Morkoç, "Base transit time of GaN/InGaN heterojunction bipolar transistors", J. Appl. Phys. 78, 4200 – 4205 (1995).
- [77] P. D. Ye, B. Yang, K. K. Ng, J. Bude, G. D. Wilk, S. Halder, J. C. M. Hwang, "GaN MOS-HEMT using Atomic Layer Deposition of Al<sub>2</sub>O<sub>3</sub> as Gate Dielectric and Surface Passivation", Int. J. Hi. Spd. Elect. Syst. 14, 791 – 796 (2004).
- [78] Fujitsu Laboratories, Kawasaki, Japan (2009, Jun 24), Fujitsu Develops World's First Gallium-Nitride HEMT for Power Supply [Online]. Available: <a href="https://www.fujitsu.com/global/about/resources/news/press-releases/2009/0624-01.html">https://www.fujitsu.com/global/about/resources/news/press-releases/2009/0624-01.html</a> (accessed 25 Jun 2022)
- [79] Cambridge GaN Devices, Our Technology [Online]. Available: <u>https://camgandevices.com/p/technology/</u> (accessed 22 Jun 2022)
- [80] EPC, Product Selector Guide for Gallium Nitride (GaN) FETs and ICs [Online]. Available: <u>https://epc-co.com/epc/Products/eGaNFETsandICs.aspx</u> (accessed 25 Jun 2022)
- [81] H. J. Round, "A note on carborundum", Electrical World 49, 309 (1907).
- [82] O. Losev, "Luminous carborundum [silicon carbide] detector and detection with crystals", Telegrafiya i Telefoniya bez Provodov 44, 485–494 (1927).

- [83] N. Poyiatzis, "Design, growth, fabrication and characterization of white LEDs by monolithic onchip epitaxial integration on (11-22) semi-polar GaN", Ph.D. Dissertation, Dept. Elec. Eng., Univ. of Sheffield, Sheffield, S. Yorks. UK (2020).
- [84] J. Biard and G. Pittman, "Semiconductor radiant diode", U.S. Patent US3293513A (1962).
- [85] N. Holonyak Jr., S. F. Bevacqua, "Coherent (Visible) Light Emission from Ga(As<sub>1-x</sub>P<sub>x</sub>) Junctions", Appl. Phys. Lett. 1, 82 (1962).
- [86] N. Holonyak Jr, S. F. Bevacqua, C. V. Bielan, S. J. Lubowski, "The "Direct-Indirect" Transition in Ga(As<sub>1-x</sub>P<sub>x</sub>) p-n Junctions", Appl. Phys. Lett. 3, 47 – 49 (1963).
- [87] W. O. Groves, A. H. Herzog, M. G. Craford, "The effect of nitrogen doping on GaAs1-xPx electroluminescent diodes", Appl. Phys. Lett. 19, 184 – 186 (1971).
- [88] J. A. Edmond, H. S. Kong, C. H. Carter, "Blue LEDs, UV photodiodes and high-temperature rectifiers in 6H-SiC", Phys. B. Phys. Condens. Mat. 185, 453 – 460 (1993).
- [89] J. I. Pankove, E. A. Miller, D. Richman, J. E. Berkeyheiser, "Electroluminescence in GaN", J. Lumin. 4, 63 – 66 (1971).
- [90] H. P. Maruska, W. C. Rhines, D. A. Stevenson, "Preparation of Mg-doped GaN diodes exhibiting violet luminescence", Mater. Res. Bull. 7, 777 – 781 (1972).
- [91] H. Amano, M. Kito, K. Hiramatsu, I. Akasaki, "P-type conduction in Mg-doped GaN treated with low-energy electron beam irraditation (LEEBI)", Jpn. J. Appl. Phys. 28, L2112 – L2114 (1989).
- [92] S. Nakamura, T. Mukai, M. Senoh, N. Iwasa, "Thermal annealing effects on p-type Mg-doped GaN films", Jpn. J. Appl. Phys. 31, 139 – 142 (1992).
- [93] S. Nakamura, T. Mukai, M. Senoh, "Candela-class high-brightness InGaN/AlGaN doubleheterostructure blue-light-emitting-diodes", Appl. Phys. Lett. 64, 1687 – 1689 (1994).
- [94] The Nobel Prize, The Nobel Prize in Physics 2014 [Online]. Available:
   <u>https://www.nobelprize.org/prizes/physics/2014/summary/</u> (accessed 26 Jun 2022)
- [95] J. Hongxing, L. Jingyu, J. Sixuan, L. Jing, "Micro-size LED and detector arrays for minidisplay, hyper-bright light emitting diodes, lighting and UV detector and imaging sensor applications", U.S. Patent US6410940B1 (2002).
- [96] J. Zhu, T. Takahashi, D. Ohori, K. Endo, S. Samukawa, M. Shimizu, X.-L. Wang, "Near-Complete Elimination of Size-Dependent Efficiency Decrease in GaN Micro-Light-Emitting Diodes" Phys. Status Solidi A 216, 1900380 (2019).
- [97] R. T. Ley, J. M. Smith, M. S. Wong, T. Margalith, S. Nakamura, S. P. DenBaars, M. J. Gordon, "Revealing the importance of light extraction efficiency in InGaN/GaN microLEDs via chemical treatment and dielectric passivation", Appl. Phys. Lett. 116, 251104 (2020).

- [98] P. Feng, C. Xu, J. Bai, C. Zhu, I. Farrer, G. M. de Arriba, T. Wang, "A Simple Approach to Achieving Ultrasmall III-Nitride Microlight-Emitting Diodes with Red Emission", ACS Appl. Electron. Mater. 4, 2787 – 2792 (2022).
- [99] Y. Tian, Y. Shao, Y. Wu, X. Hao, L. Zhang, Y. Dai, Q. Huo, "Direct growth of freestanding GaN on C-face SiC by HVPE", Sci. Rep. 5, 1 – 9 (2015).
- [100] T. Yoshida, Y. Oshima, T. Eri, K. Ikeda, S. Yamamoto, K. Watanabe, M. Shibata, T. Mishima, "Fabrication of 3-in GaN substrates by hydride vapor phase epitaxy using void-assisted separation method", J. Cryst. Growth 310, 5 – 7 (2008).
- [101] Y. Cai, X. Yu, S. Shen, X. Zhao, L. Jiu, C. Zhu, J. Bai, T. Wang, "Overgrowth and characterization of (11-22) semi-polar GaN on (113) silicon with a two-step method", Semicond. Sci. Technol. 34, 045012 (2019).
- [102] A. Dadgar, M. Poschenrieder, J. Bläsing, O. Contreras, F. Bertram, T. Riemann, A. Reiher, M. Kunze, I. Daumiller, A. Krtschil, A. Diez, A. Kaluza, A. Modlich, M. Kamp, J. Christen, F. A. Ponce, E. Kohn, A. Krost, "MOVPE growth of GaN on Si (111) substrates", J. Cryst. Growth 248, 556 562 (2003).
- [103] Y. Alaskar, S. Arafin, I. Martinez-Velis, and K. L.Wang, "Heteroepitaxial Growth of III–V Semiconductors on 2D Materials", in *Two-dimensional Materials - Synthesis, Characterization* and Potential Applications, IntechOpen, London, UK (2016).
- [104] H. Shin, K. Jeon, Y. Jang, M. Gang, M. Choi, W. Park, K. Park, "Comparison of the Microstructural Characterizations of GaN layers grown on Si (111) and on Sapphire", J. Kor. Phys. Soc. 63, 1621 – 1624 (2013).
- [105] J. W. Orton, C. T. Foxton, "Group III nitride semiconductors for short wavelength light-emitting devices", Rep. Prog. Phys 61, 1 – 75 (1998).
- [106] J. Bai, T. Wang, P. J. Parbrook, K. B. Lee, A. G. Cullis, "A Study of Dislocations in AlN and GaN Films Grown on Sapphire Substrates.", J. Cryst. Growth 282, 290–296 (2005).
- [107] R. S. Molla, A study on Manufacturing of Deformed Bar (G 60-400W) at Elite Iron and Steel Industries, (2018).
- [108] F. K. Yam, L. L. Low, S. A. Oh, , and Z. Hassan, "Gallium Nitride: An Overview of Structural Defects", in *Optoelectronics - Materials and Techniques*, IntechOpen, London, UK (2011).
- [109] J. Wang, H. You, H. Guo, J. Xue, G. Yang, D. Chen, B. Liu, H. Lu, R. Zhang, Y. Zheng, "Do all screw dislocations cause leakage in GaN-based devices?", Appl. Phys. Lett. 116, 062104 (2020).
- [110] S. Kato, Y. Satoh, H. Sasaki, I. Mayasuki, S. Yoshida, "C-doped GaN buffer layers with highbreakdown voltages for high-power operation AlGaN/GaN HFETs on 4-in Si substrates by MOVPE", J. Cryst. Growth 298, 831 – 834 (2007).

- [111] M. R. Laskar, T. Ganguli, A. A. Rahman, A. Mukherjee, N. Hatui, M. R. Gokhale, A. Bhattacharya, "Distorted Wurtzite Unit Cells: Determination of Lattice Parameters of Non-Polar a-Plane AlGaN and Estimation of Solid Phase Al Content", J Appl. Phys. 109, 013107 (2011).
- [112] V. Fellmann, P. Jaffrenou, D. Sam-Giao, B. Gayral, K. Lorenz, E. Alves, B. Daudin, "Ternary AlGaN Alloys with High Al Content and Enhanced Compositional Homogeneity Grown by Plasma-Assisted Molecular Beam Epitaxy", Jpn. J. Appl. Phys. 50, 031001 (2011).
- [113] V. -C. Su, P. -H. Chen, Z. -H. Hung, Y.-H. You, Y. -P. Chen, T. -C. Hsu, Y. -Y. Lin, R. -M. Lin, C. -H. Kuan, "Investigation of Semi-Polar GaN Grown on (0001) C-plane Nano-Sized Patterned Sapphire Substrates", in *Conf. Lasers Elect.-Opt.* (2016).
- [114] S. J. Pearton, R. J. Shul, F. Ren, "A Review of Dry Etching of GaN and Related Materials", MRS Internet J. Nitride Semicond. Res. 5, e11 (2000).
- [115] F. Olivier, A. Daami, C. Licitra, F. Templier, "Shockley-Read-Hall and Auger non-radiative recombination in GaN based LEDs: A size effect study", Appl. Phys. Lett. 111, 022104 (2017).
- [116] J. Ren, C. W. Tang, H. Feng, H. Jiang, W. Yang, X. Zhou, K. M. Lau, J. K. O. Sin, "A Novel 700 V Monolithically Integrated Cascoded Field Effect Transistor", IEEE Elect. Dev. Lett. 39, 394 – 396 (2018).
- [117] X. Lu, C. Liu, H. Jiang, X. Zou, K. M. Lau, "High Performance Monolithically-Integrated GaN Driving VMOSFET", IEEE Elect. Dev. Lett. 38, 752 – 755 (2017).
- [118] T. Fujiwara, R. Yeluri, D. Denninghoff, J. Liu, S. Keller, J. S. Speck, S. P. DenBaars, U. K. Mishra, "Enhancement-Mode m-plane AlGaN/GaN Heterojunction Field-Effect Transistors with +3 V of Threshold Voltage Using Al<sub>2</sub>O<sub>3</sub> Deposited By Atomic Layer Deposition", Appl. Phys. Express 4, 096501 (2011).
- [119] J. H. Park, J. Cho, E. F. Schubert, J. K. Kim, "The Effect of Imbalanced Carrier Transport on the Efficiency Droop in GaInN-Based Blue and Green Light-Emitting Diodes", Energies 10, 1277 (2017).
- [120] M. B. Prince, "Drift Mobilities I Semiconductors. I. Germanium", Phys. Rev. 92, 681 687 (1953).

# Chapter 2 – Background

# 2.1: General Semiconductor Theory

Semiconductors are quintessential to the field of electronics due to their flexibility in being able to achieve varying degrees of conduction, as opposed to full insulators which have very high resistivity, and metals, which are almost always conductive.

#### 2.1.1: Introduction to Semiconductor Physics: Atomic Theory and Band Diagrams

Semiconductors are solid-state materials that lie between metals and insulators in terms of their conductivity; that is determined by per unit volume mobile electron count as well as other factors. To exemplify the metal model before how semiconductors fit in, Figure 2.1 shows a Li atom.

The isolated Bohrian atomic states are used to represent individual atoms, with their corresponding electron shells. Each atom by further derivations of this model has electron outer shells that may be represented by their shell position (1s, 2s, 2p, 3s, 3p etc...) and the electron's energy level, alongside the Pauli exclusion principle. All electrons must maintain some energy to be able to keep their orbit. The energy levels of each state vary depending on spin, atomic number etc. Niels Bohr is well-known to have deduced following Rutherford's experiments that electrons have momenta that are equal to integer multiples of  $h/2\pi$ , where h is the Planck Constant ( $6.63 \times 10^{-34}$  J s). <sup>1</sup> The Bohr model of a lithium atom and how that converges into a full metal band diagram may be simplistically represented (in reality, there are band dispersions in solid materials to be discussed in Chapter 2.1.2) by Figure 2.1:



**Figure 2.1:** Simplified model of a lithium atom as derived from Bohr's theory overlapping first into their shell bands with their overlapping energies, then into bulk metal bands<sup>2</sup>.

This modelling is where the concept of full or empty states comes from, marking a gradual transition from electron-populated areas to higher energy bands these electrons can go to conduct. Thus, one such quantised atomic energy level is referred to in literature as a quantum state. The vacuum state of Li is hereby marked by the highest energy point of the overlap between empty 2s shells and the lower 2p shells, and the energy to overcome this is the work function.

As atoms get bunched up more until they form material growth more in line with their bulk state, these individual states add up first to closely-grouped discrete states, then to a continuous band when they have enough neighbouring atoms to be considered to have formed a bulk material. For metals, the transition from full to empty states is continuous yet abrupt. However, semiconductors are different in that they have a wide divide in empty and full electron states, which in physics is widely referred to as a band gap. With very few exceptions, electrons may not occupy energy levels within this band gap, and if they are to conduct, they need to be raised all the way from the valence band edge, where electron full states normally exist, to the conduction band edge, which is analogous to the empty electron states of a metal <sup>2</sup>. A would-be semiconductor is considered to be an insulator if its bandgap is too large.



**Figure 2.2:** A simplified illustration of Si as a stand-in for semiconductor band diagram and formation, with an insulator for comparison <sup>2</sup>.

GaN has an even larger bandgap as there is even an even larger energy separation between the filled bands and the next permitted empty ones. Once an electron is 'liberated' from the filled states and moves around, a broken bond does also, which gives rise to the term 'hole'. The actual distribution of an electron follows the Fermi-Dirac statistics as such<sup>3</sup>:

$$g_{CB}(E) = 4\pi (2m_e^*)^{3/2} h^{-3} (E - E_C)^{1/2}$$
(2.1)

$$n = \int_{E_C}^{E_c + \chi} g_{CB}(E) f(E) dE$$
(2.2)

Therefore 
$$n = N_C \exp(-\frac{E_C - E_F}{k_B T})$$
;  $N_C = 2[2\pi m_e^* k_B T / h^2]^{3/2}$  (2.3)

$$E_{Fi} = E_V + \frac{1}{2}E_g - \frac{1}{2}k_B T \ln(\frac{N_C}{N_V})$$
(2.4)

Vice versa is true for hole concentrations. g(E) is the density function of states; f(E) is the Fermi-Dirac probability that an electron will be at this energy, and n is the electron density per unit volume. N<sub>c</sub> is the effective density of conduction states. m\* is the effective mass of the carrier – while an electron's mass is  $9.11 \times 10^{-31}$  kg in free space, its perceived mass needs to be taken into account due to how it moves in the semiconductor crystal <sup>4</sup>. A typical distribution of density function g(E), probability function f(E) and electron states n(E) in a semiconductor with respect to energy levels may be found on Figure 2.3. This charge carrier distribution means that the greatest charge carrier density is actually half a k<sub>B</sub>T (Boltzmann Constant,  $1.38 \times 10^{-23}$  J K<sup>-1</sup>, times the absolute temperature in Kelvins) away from band edges, and this knowledge has its uses in fine band engineering for devices. Fermi Energy (E<sub>F</sub>) is the statistical average carrier energy, so it moves as the semiconductor leans more towards electrons or holes.



Figure 2.3: Fermi-Dirac distributions of an electron exemplified.<sup>3</sup>.

Because energy bands are not straight in reality but follow a dispersion in terms of energy positioning, gaps come in direct and indirect variants on a k.p diagram<sup>5</sup>; this is a measure of the carrier bands' relative position against each other in terms of energy and a concept more easily referred to as a carrier vectoral momentum. A momentum change between any carrier split-ups and recombinations cause phonons in the structure – a particle-type representation of lattice vibrations that occur due to transferring that extra momentum, as is the case with indirect bandgap semiconductors. Direct bandgap semiconductors, however, only emit photons – a particle model of light waves – for the most part, as they do not experience the same carrier momentum change, they are far more efficient emitters than indirect bandgap semiconductors and a contributing factor to III-

Nitrides replacing SiC as blue light emitters <sup>6</sup>. Figure 2.4 shows such a momentum-energy graph to conceptualise direct and indirect bandgap semiconductors, with the green particle representing a photon of energy hv - Planck's Constant times frequency – and Er representing the intermediate energy state a phonon emission takes an electron to before recombination.



Figure 2.4: Direct vs Indirect Bandgap, simplified <sup>6</sup>.

Equation 2.5 mathematically represents the parabola arc of carrier energy by carrier momentum as depicted in Figure 2.4; for each charge carrier type, there is an energy-momentum relationship that is proportional to the square of the carrier momentum and inversely proportional to the effective mass of the carrier, much in line with traditional mechanics. Naturally, there is an offset for the conduction band of an indirect bandgap semiconductor and is flipped along the k axis with the valence band. In reality, carrier momenta are multi-dimensional, and the next Subchapter will explore the realistic bandgap dispersions by lattice vector.

$$E_k = \frac{\hbar^2 k^2}{2m^*} \text{ where } \hbar = \frac{6.63 \times 10^{-34} \text{ J s}}{2\pi}$$
(2.5)

Even this is a simplified view of a band diagram, as in reality a semiconductor will have band dispersions. As well, simplistically overlaying electron orbital states into a band diagram does not explain why compound semiconductors, like AIN, or carbon as diamond, have very large bandgaps.

#### 2.1.2: Band dispersion, Brillouin Zones, and related Wave Vectors

The model presented above ignores the inter-orbital forces that form the real band dispersion, reciprocal space and the resultant wave-vector related more realistic band structures.



**Figure 2.5:** A more realistic generic band dispersion showing conduction and valence band split by interatomic distance at lattice constant a<sub>0</sub>, versus cases of different a-constant values. <sup>7</sup>.

Electronic orbit interaction between the constituent atoms, in fact, causes a band split of the p and s states, as with Figure 2.5 as a representation of a generic semiconductor.

This graph consists of four main regimes: When interatomic distances are sufficiently large, as with a standalone atom, the material is defined purely by the atoms' spin orbitals, depicted generically as High and Low as it could be any order of orbitals. Bloch periodicity is used to calculate a real version of this to complete the potential model. The second regime depicts interatomic distances still quite a bit larger than the lattice constant a<sub>0</sub>, but more densely packed than the standalone model; not only do individual states start to merge slowly, but the inter-electronic forces are starting to disperse them, which translates to a range where orbitals do have filled states all throughout with this level of strain; as with metals. Meeting a<sub>0</sub> presents the third regime where the semiconductor's intrinsic bandgap forms due to inter-electronic forces now being strong enough to cause forbidden energy states. The fourth regime is atoms coming closer together still will cause an even larger potential separation as compliant with the Pauli exclusion principle – as with insulators <sup>7</sup>. Thus, lattice parameters are key determining factors in band gaps or a lack of them.

Lattice wave vectors and a brief spatial theory is also necessary to holistically understand realistic semiconductor behaviour. One such example for GaN and AlN is on Figure 2.6. The direct bandgap nature of these III-V semiconductors is clear with the  $\Gamma$  wave vector.



Figure 2.6: Dispersion plots for GaN and AlN, both Wurtzite ('wz-', above) and Zinc Blende ('zb-', below) <sup>8</sup>, © 2001 Elsevier Science B. V.





A Brillouin Zone in a Wigner-Seitz cell is exactly the reciprocal space representation that is necessary to reflect this; the lattice in question transposed onto the inverse of its planes of existence, with Figure 2.7 being an illustration of the zone and Figure 2.8 the density of states. The Kspace, as it is referred to, has an origin  $\Gamma$  and cellular arrangement-dependent vectors such as  $\Delta$ (0001 direction for WZ intersecting halfway the 0001 plane, 100 halfway for any Face Centred Cubic), A (0001 WZ full plane centre), and M (1100 WZ), which are planes of existence intersecting crystal planes depending on their packing <sup>10</sup>. The concept of Miller Indices will be explained in more detail in 2.1.6. Because lattices exist in three dimensions, the wavevector notations are useful for plotting band dispersions short of an alternative real-space model. The  $\varepsilon_n$  (K) plot – a more realistic depiction of carrier energy dispersion by wave vector – also depicts the orbitals in the form of 'light', 'heavy' and 'split-off' orbitals. Equation 2.5 holds true close to  $\Gamma$ .



**Figure 2.8:** GaN dispersion curve overlaid with the density of states resulting from the Fermi-Dirac principles. Reprinted from <sup>11</sup> with the permission of AIP Publishing.

# 2.1.3: Semiconductor Doping: Extrinsic Semiconductors

The band structure of semiconductors implies that they do not conduct very well intrinsically, except in very large forward electric fields, or at high temperatures, where there is significant thermal electron-hole pair splitting. Electronic circuits usually rely on doping to be able to achieve a particular type of conduction under most thermodynamic conditions.



Figure 2.9: Illustration of Si doping with GaN, using a small section of its lattice. <sup>12</sup>.

Doping is the process of introducing impurities into the semiconductor so that they substitute one of the species involved and introduce either an excess of electrons, leading to more n-type conduction, or an excess of alternating valence states where electrons should be, also known as electron holes or simply holes, leading to more p-type conduction. These impurities usually require an additional step to activate, like high temperature treatment, and it is best to dope a semiconductor during growth to achieve a better doping uniformity and make sure that all of the dopant species are activated properly, also known as full ionisation. In the example of Figure 2.9, Si is considered a donor to GaN, as it substitutes a Ga<sup>3+</sup> species and replaces it with Si with 4 electrons in its orbitals. As a result, Si replaces the triple bonds, but adds an extra free electron to the system, which is free to conduct. In addition to the presence of orbitals, the energy rating of the said substitute species is also important. Si is considered a 'shallow' donor to both GaN ( $\approx$  30 meV) and AlN, meaning its energy separation with the conduction band is small – while C is a shallow acceptor meaning it contributes holes close to the valence band <sup>13, 14</sup>.

The law of mass action dictates that no matter what the electron or hole concentrations are, their product remains equal to the square of the intrinsic concentration:

$$np = n_i^2 = N_C N_V \exp(-\frac{E_g}{k_B T})$$
(2.6)

Thanks to it, the minority carrier concentrations could be calculated too by dividing the square of the intrinsic concentration with  $N_d$  or  $N_a$ , assuming all of the donors/acceptors ionise, such as:

$$n = n_i^2 / N_a; \ p = n_i^2 / N_d$$
 (2.7)

On a band diagram, dopant species may be represented as though they are occupying energy states close to the valence band (p-type) or close to the conduction band (n-type), thus promoting more holes or electrons into each band respectively than their intrinsic Fermi energy would suggest. It is no surprise then, that the extrinsic Fermi level for a doped semiconductor shifts closer to the band of interest.

The downside to adding dopants to a semiconductor is the defects it will add to the crystal. Si doping of GaN requires advanced methods to push beyond  $1-2 \times 10^{19}$  cm-3 as this is when there is significant unintentional 3D growth taking place during a nominally 2D growth phase <sup>15</sup>.

Somewhat relevant to the paradigm of doping is the concept of degenerate doping. Semiconductors have an intrinsic rating of effective density of states per band, which also dictates the upper limit of how far they can be doped before their Fermi Energy moves so close to either of

37

the bands and crosses over the edge of that band (e.g: if  $n > N_c$  then the semiconductor is degenerately n-doped). A semiconductor so heavily p-doped becomes a para-metallic hole conductor, whereas a degenerately n-doped semiconductor behaves exactly like a metal.



Figure 2.10: Degenerate n-type doping with the Fermi level crossing over the conduction band.

#### 2.1.4: pn junctions, heterojunctions, metal-semiconductor contacts

While doping does enable semiconductors to conduct in one polarity, a uniformly-doped monolithic slab does not form an electronic device by itself and needs a diverse set of doped regions, oppositely-doped guard rings, or barriers altogether. The most basic of these is just a plain pn junction, the foundation of a basic diode, and later LED.



Figure 2.11: The band diagram, depletion charge and built-in potential of a pn junction <sup>16</sup> © 2006

Wiley.

In an equilibrium state when a semiconductor exists in multiple regions, whether it is a pn junction, a heterojunction or otherwise, the Fermi levels of the semiconductor sections need to align throughout the structure. <sup>16</sup>. As a result, in order to restore equilibrium within the structure, there needs to be potential equalisation of the pn junction, which creates an internal potential, and resulting depletion regions. This junction depth and field gives rise to the built-in potential, which is a measure of the pn junction's potential drop from one end of the junction to another. The built-in potential has many implications, and the internal electric field resulting from it has applications especially in LEDs.

Most semiconductor applications have metal contacts to provide a conduction channel. Metal-semiconductor junctions present a levelling of the Fermi Level throughout the structure, as this must be aligned throughout a structure in equilibrium. Thus, the metal contact surface presents a surface state – a wave function that is located at the abrupt junction between metal and semiconductor – which is how Ti<sub>x</sub>N forms an Ohmic contact for example upon activation <sup>17</sup>. This is the Fermi pinning effect, which is also quintessential to metal-semiconductor interfaces that use the Schottky-Mott rule to determine the theoretical barrier height between the two regions, which states that the Schottky barrier – potential of entry from the metal to the semiconductor – must be equal to the difference between the metal work function and the semiconductor electron affinity. In practice, the real barrier height may be slightly different. The limit of the barrier potential is thus given by <sup>18</sup>:

$$q\varphi_{Bn0} = q(\varphi_m - \chi) \tag{2.8}$$

Where q is the electron charge;  $\phi_{Bn0}$  the potential of the Schottky barrier at interface;  $\phi_m$  the metal work function; and  $\chi$  the semiconductor electron affinity – potential from conduction band to vacuum level.

Figure 2.12 shows the band diagram of a metal-semiconductor junction with a p-type semiconductor in two separate circumstances; a) is the surface state displayed as if it were consisting entirely of the vacuum and b) using the so-called fixed separation model to depict how the metal would fit into this model with the surface state between the two being depicted as if the two layers were 'on the verge of merging with a small vacuum in between'. Although the main point of <sup>18</sup> is to explain a mechanism for practically observed Schottky barrier heights and formation of an electric dipole in metal-semiconductor surfaces, it clearly shows their Fermi level pinning.

The band bending is upwards in energy deeper into the semiconductor thanks to its closer to VB Fermi Energy; vice versa is true for an n-type semiconductor.

39



**Figure 2.12:** A p-type semiconductor and metal junction, exemplified, with a) being the surface/semiconductor band diagram and b) using the fixed-separation model of surface states with a metal for this junction. Reprinted (Figure 2) from R. T. Tung, <sup>19</sup>, © 2001 American Physical Society.

A major drawback of using only pn junctions as emitters has the inherent problem of reabsorbing more of the emitted photons than ideal. Simple doping differentials may also be insufficient for power devices due to defect scattering. This is where heterostructures come in, so differing bandgaps provide a potential structure and lack of main channel scattering that a homojunction with differing doping levels and types cannot.



**Figure 2.13:** A simulated example heterojunction, as one may see in GaN/AIN HEMTs, and its corrected band structure, full polarisation. Modified to clearly show the growth axis (z), conduction band ( $E_c$ ), valence band ( $E_v$ ) and the pinned Fermi level ( $E_F$ ) for the left contact being a Schottky metal. The scale is in electronvolts (eV) and Å respectively.

Heterojunctions are commonly used in LEDs, for example with AlGaAs/GaAs structures or with InGaN/GaN multi-quantum wells (that forms the basis of III-N LEDs), in order to enhance light emission efficiency also tying into internal quantum efficiency <sup>20</sup>. Power devices benefit from larger potential drops and thus better 2DEG confinement, as is the case with AlGaN/GaN HEMTs.

Figure 2.14 demonstrates with rough band diagrams and epitaxial structures the two concepts; a) shows why heterojunctions are less likely to reabsorb emitted photons than homojunctions: As emission most likely happens in the smaller bandgap material (GaAs) due to electron and hole potentials at the time of recombination, only a portion is reabsorbed but most of the time a photon will leave the active region and has to meet AlGaAs's bandgap for photon (re-) absorption. In contrast, it can happen with a homojunction more easily before leaving the LED.

Figure 2.14 b) shows why AIN spacers are useful for 2DEG concentration in the case of GaN HEMTs by displaying the potentials with and without the thin spacer. Thanks to electrons moving from the AIGaN barrier through the AIN spacer electrons will meet at the GaN channel junction to form 2DEG and because the barrier from GaN to AIN is too steep vice versa is difficult. Thus, a thin spacer helps with the confinement of 2DEG electrons.



**Figure 2.14:** An illustration of why **a**) heterojunctions tend to reabsorb fewer emitted photons and **b**) the benefit of using AIN spacer in GaN/AlGaN HEMTs.

Modulation doping with the latter type of heterojunctions is also useful, which will be central to understanding HEMT theory.

#### 2.1.5: Brief Introduction to Quantum Mechanics

Quantum mechanics are a natural consequence of the Bohr model for atoms as well as later improvements on it, and is named so due to the fact that at the nanometre or Ångström scale, materials behave less like their bulk form and more like a small group of discrete energy levels where intra-band transitions are more abrupt; this discretisation, or quantisation, is why it takes the name quantum (Latin for a word pertaining to amount) mechanics.

Critical to this discussion is the mention of the Einstein relation and de Broglie wave-particle duality, which also ties charge carriers to the momentum concept discussed earlier. A particle of momentum p has an associated wavelength of  $\lambda$ <sup>5</sup>:

$$\lambda = \frac{h}{p} \tag{2.9}$$

The Planck-Einstein relation then specifies that the energy of a photon must be equal to the Planck Constant multiplied by the frequency <sup>21</sup>:

$$E = \hbar\omega = h\nu \tag{2.10}$$

An electron, time-independently, and freely, could be said to hold a potential, r units away from the influence of other external electromagnetic potentials, as such <sup>5</sup>:

$$\psi = e^{ikr} \text{ where } k = 2\pi/\lambda \tag{2.11}$$

This forms the basis of a wave function. The time-independent Schrödinger Equation, following this, for a free electron along one axis, under a bias V(x), which may be zero, would be noted down as:

$$-\frac{\hbar^2}{2m}\frac{d^2\psi}{dx^2} + V(x)\psi(x) = E\psi(x)$$
(2.12)

In reality, electrons and holes are bound to a crystal, so their wave functions would actually change as according to the lattice. A more realistic simplistic model could read:

$$\psi(x) = A \sin(\frac{n\pi x}{a}) \text{ and } E_n = \frac{\hbar^2 \pi^2 n^2}{2ma^2}$$
 (2.13)

Which binds the wave functions to a physical small section of the crystal, as is the case with infinitely-deep barriers encasing a nanometre-scale lower band gap structure. This is called a quantum well. Moving to a finite barrier sees the functions then use the difference between the wave function potential and the potential to the top of the barrier. This forms the basis of Schrödinger-Poisson solutions in 1D.

#### 2.1.6: Crystallographic arrangements, Miller Indices

Materials, depending on how they form in bulk, assemble themselves in certain formations, which is called their crystallographic arrangement, as their lattice orientation has parallels with naturally-formed crystals. Lattices may also assemble themselves in different orientations subject to how they are grown. Such polymorphisms are important for the end performance of the material. The main ones that will be covered are Wurtzite and Zinc Blende (and the very similar diamond cubic) cell types, as these are the relevant formations to the study.



Figure 2.15: Zinc Blende, Wurtzite, and rock salt structures <sup>22</sup>. © 2009 Springer Berlin Heidelberg.

Wurtzite cells, as with Figure 2.7 and Figure 2.18, the default arrangement in GaN, InN and AlN, are named so for their namesake hexagonally-arranged zinc and iron sulphide ore. Their hexagonal arrangement could be thought of as a hexagonal prismatic crystal arrangement of mainly ionic bonds, where for every atom of the first, positively ionised species, there is exactly one of the negatively ionised species in an empirical standpoint. The lattice constants are identical across the horizontal axis of the structure, also known as 'a' constants, but the vertical constant, called 'c', is different from the other three. The unit cell is thus a rhombic block formed of one of the a constants and the c constant. The bond angle of the species along the a axes is 120° and that for the c axes is 90°. The polymorphic hexagonal structure of SiC is also similar, except it usually has interruptions between hexagons in the form of twisted Si-C bonds.

Zinc Blende on the other hand is the cellular type that III-arsenide semiconductors arrange themselves in. It is quite analogous to the diamond cubic structure that Si and similar elements use. In essence, Zinc Blende is a collection of bonds arranged in a tetrahedron arrangement, each with a 3D bond angle of 109.5°. It is what is known as a face-centred cubic structure.

The combination of these unit cells and for them to form a continuous array of positions from a discrete set of points produces what is known in crystallography as a Bravais lattice.

This lattice-wise arrangement is addressed through the use of Miller Indices, which are numerations of the cell axes. Miller Indices (such as (0001)) were used in order to address the material's planar direction. That, for example, refers to the 3 'horizontal' lattice constants, a1, a2, and a3 in a Wurtzite cell, with a non-equivalent c axis.



Figure 2.16: Fundamental and reciprocal lattice vectors for Wurtzite GaN <sup>22</sup>. © 2009 Springer Berlin Heidelberg.

# 2.2: Group III-Nitride Semiconductors: GaN, AIN, InN and Alloys

While not all of these concepts will be endemic to III-N semiconductors, they are nevertheless relevant to understanding and proposing improvements on existing devices for the material set using an epitaxial approach. The main ones of importance are the concept of polarisation due to their growth planes, unintentional doping, and dislocations.

#### 2.2.1: Electrical Polarisation: Types, How they Arise, and QCSE

Polarisation is an important aspect of III-Nitride materials science due to the fact that it dictates the intrinsic conduction characteristics of the material set, where there exists an internal electric field or a lack of it depending on which plane the semiconductor slab was grown. As the terminology could easily be confused with optical polarisation (restraining the photon oscillations in either the electric or the magnetic axis, which is especially important for optoelectronics) or other physics phenomena, the Author has opted to use 'electrical polarisation' to distinguish between the

different types. There exist two different types of polarisation: Spontaneous and piezoelectric polarisation.

Spontaneous polarisation occurs between opposite bonded species and despite the name, is constant for a certain direction of growth. The internal electronic tendencies of this type of polarisation arise from the electronegativity difference between the two components of the semiconductor, which in turn gives a preferential direction for electrons, thus creating dipoles. The magnitude and vectoral direction of the polarisation is dependent on the semiconductor's 'natural' crystallographic arrangement. For GaN/AIN/InN, which are all intrinsically Wurtzite unit cells (though they can also be grown Zinc Blende), the cellular arrangement of the Group III and N atoms as closely as possible to it drives spontaneous polarisation. The formula for the magnitude of spontaneous polarisation for c-plane AlGaN is as follows <sup>23</sup>:

$$P_{SP}(Al_x Ga_{1-x}N) = (-0.052x - 0.029) C m^{-2}$$
(2.14)

Where  $P_{SP}$  is the spontaneous polarisation and x the Al percentage, with a C being a Coulomb; unit of charge. This way, it is possible to calculate the  $P_{SP}$  of any cellular arrangement of III-Nitrides. For example, c-plane GaN has a  $P_{SP}$  of -0.029 C m<sup>-2</sup> and pure AlN has -0.081 C m<sup>-2</sup>. a (11-20) and m-plane (10-10) GaN have a  $P_{SP}$  of 0 in theory, though parasitic spontaneous polarisation may still exist as growth is not perfect. Figure 2.17 illustrates the concept with GaN, using a unit cell, as an example. The electronegativity difference between Ga and N means that electrons tend towards N more, creating an internal electric field that defines this spontaneous polarisation.



Figure 2.17: Illustration of spontaneous polarisation in GaN.

Depending on whether the wafer is N-faceted or Group III-faceted (as in the case of Figure 2.17 for the latter), a c-plane (0001) III-N semiconductor either has a 'forward' or 'reverse' polarity. Spontaneous polarisation accounts for the majority of the total polarisation within III-nitride devices.

The second type of polarisation of concern is piezoelectric polarisation. As the name suggests, this type of polarisation happens due to the post-growth strain of the semiconductor, as III-N semiconductors are piezoelectric materials to some degree due to the fact that they have a relative permittivity much greater than 1. By extension, piezoelectric polarisation also relies on the elastic components of this aforementioned strain, and may be calculated as such for GaN:

$$P_{PE} = 2 \frac{a - a_0}{a_0} \left( e_{31} e_{33} \frac{c_{13}}{c_{33}} \right)$$
(2.15)

Where e<sub>31</sub> and e<sub>33</sub> are lattice-wise piezoelectric coefficients; a is the strained lattice constant of GaN; a<sub>0</sub> is the un-strained constant, and C<sub>13</sub> and C<sub>33</sub> are elastic constants of GaN. Piezoelectric polarisation amounts for far less of the internal polarisation in III-N semiconductors as compared to spontaneous polarisation, but still exists parasitically due to the given reasons even in nominally non-polar wafers. Together, these components make up the total polarisation that exists in the wafer.





As with Figure 2.18, due to the dielectric constant of the semiconductor, the application of force on the semiconductor will generate a further electric field, which may enhance or oppose the spontaneous polarisation based on the resultant strain. Sometimes, this strain will arise naturally

due to the stress – force per unit area – caused by the lattice mismatch between adjacent layers, such as between InGaN and GaN.

Figure 2.19 shows a fully-polar (0001) 'c-plane' AlGaN/AlN/GaN heterostructure, which means it has the full effect of spontaneous polarisation. This is in stark contrast to, for example, (11-20) GaN (Subchapter 2.2.2 has this GaN growth plane, also known as 'a-plane' as an illustration), which is a 'non-polar' plane, which does not have this built-in polarisation. On this said figure, the effects of a slightly thicker AlN spacer on the 2DEG concentration can be seen; up until this critical thickness, a thicker AlN spacer increases the electron concentration at the interface.



**Figure 2.19:** Example of a simulated band diagram of a fully-polar GaN/AlGaN heterostructure with AlN spacer (1 or 2.5 nm) and electron concentrations <sup>23</sup>. Modified for clarity. This also reinforces the idea in 2.1.4 that AlN spacers help increase 2DEG concentration. © 2006, Springer-Verlag.

Electrical polarisation can be beneficial or detrimental; while it enables III-N semiconductors to be able to conduct intrinsically, it also makes it more difficult to achieve a nominally default-off channel. As well, polarisation is a significant contributor to the wavelength shift and green light inefficiency observed in optoelectronic devices due to the aforementioned QCSE problem.

In order to understand QCSE – Quantum Confined Stark Effect – a visual illustration and a description of underlying theory are incredibly useful. Figure 2.20 shows how QCSE affects emission energy for a single InGaN quantum well LED with p-GaN and n-GaN as the barriers when a) full scale spontaneous polarisation causes a wavelength shift in c-plane GaN/InGaN and b) no spontaneous polarisation is present, and the near-elimination of QCSE (with only piezoelectric polarisation in

practice remaining). The electron and hole confined energies are clearly visible, complete with their approximate wave functions – quantum probabilities of an electron or hole being at a particular position and energy solidified into a wave, as mathematically described in Subchapter 2.1.5.





What QCSE does is that under applied bias and/or natural polarisation, it causes the wave functions to shift, and electron-hole recombinations take place at lower energies, that will be referred to as  $E_{QCSE}$ , as opposed to  $E_{QW}$ , the quantum well recombination energy by default. This energy disparity causes a red shift in emission wavelength, i.e.: lower energy photons. QCSE does indeed happen to non-polar quantum confined optoelectronic devices under forward bias for example, but it should be sufficiently clear from Figure 2.20 why the emission wavelength shifts further when spontaneous polarisation exists. It also affects absorption similarly.

QCSE wave function correction effects on first-order perturbation can be described by the following simplified formula as adapted from <sup>24</sup> because originally it contains the Bohr radius:

$$\Delta E_1 = -\frac{2048 \, e^2 m^* a^4}{243 \, h^2 \pi^4} \varepsilon_r F^2 \tag{2.16}$$

Where  $E_1$  is the first confined state energy transition; m\* is the effective charge carrier mass (total of electron and hole); e is the electron charge; a is the well thickness; h the Planck Constant; F the applied electric field and  $\varepsilon$ r the relative permittivity of the semiconductor.

### 2.2.2: III-Nitride Semiconductor Crystallographic Structure, Lattice Constants

GaN normally adopts the hexagonal Wurtzite structure, which can be Ga or N-faceted, but the majority of GaN growth uses Ga-faced c-plane crystals. GaN and associated compounds are grown using MOVPE and depending on substrate termination, can adopt many different planar orientations. Four listed in Figure 2.21 are: The default c-plane (0001) which is fully-polar; the m (1-100) and a (11-20) planes which are non-polar and (11-22) which is semi-polar. It is possible to achieve other semi-polar orientations, however.



Figure 2.21: Wurtzite cell of GaN and four planar arrangements it exists in <sup>25</sup>.

|     | Lattice Constant a [Å] | Lattice Constant c [Å] |
|-----|------------------------|------------------------|
| GaN | 3.189                  | 5.185                  |
| AIN | 3.112                  | 4.982                  |
| InN | 3.545                  | 5.703                  |

Table 2.1: III-Nitrides' lattice constants <sup>22</sup>.

### 2.2.3: Overview of Unintentional Doping in GaN

GaN, as mentioned previously, is held back by its inherent unintentional doping that happens during wafer growth. It was mentioned earlier that O acts as a shallow donor for GaN, so will cause parasitic n-type conduction if incorporated into a GaN lattice. Ga<sup>3+</sup> vacancies that form during growth lead to stacking faults, and are energetically favourably substituted with this aforementioned species, so there is a direct correlation between dislocations and unintentional doping. It is thought that this influx of O directly comes from the substrate itself <sup>25</sup>.

## 2.3: III-Nitride LEDs Operation

III-Nitride LEDs, as mentioned previously, rely on a mixture of InGaN/GaN multi-quantum wells (MQW), a pn junction at a larger scale, and a p-AlGaN electron blocking barrier. The main emitting action takes place within the MQW structure, the main pn junction consisting of the GaN sections provides the built-in bias that allows it to operate as an LED, and the AlGaN layer reduces backwards leakage into the p-region, due to the significant imbalance between the doped regions and also doubly helps with extraction issues. A genericised GaN/InGaN Multi-Quantum Well (MQW) LED illustration may be found on Figure 2.22.



Figure 2.22: An illustration of a MQW GaN/InGaN LED structure.

In order to understand, in line with the heterojunction principles shown in Subchapter 2.1.4, how this MQW LED emits photons in the visible light part of the EM spectrum and how the alternating MQWs tie into repeated emission with little reabsorption once it leaves the active region, a band diagram is necessary. Figure 2.23 shows one such band diagram for an MQW structure with two repeats – a dual quantum well where well material is InGaN – to illustrate.

This LED structure harnesses the advantages of heterojunctions for improved internal quantum efficiency and quantum confinement for adjustment of emission bandgap. The AlGaN electron blocking layer reduces the electron flowback towards the p-GaN layer to further keep electrons towards the active QW region, but this comes with the trade-off of reduction of hole flow towards it. The emission wavelength is tuned by adjusting the In ratio within the InGaN QW layer, and higher In ratio leads to longer wavelength emission through smaller QW bandgap.



Figure 2.23: Rough band diagram of a dual quantum well LED on c-plane polar GaN.

Under forward bias, because the structure is no longer in equilibrium, two quasi-Fermi levels emerge for electrons and holes, labelled  $E_{Fn}$  and  $E_{Fp}$ . Meanwhile, the potential difference between the two electrodes decreases <sup>16</sup>; compounding these two factors, more electrons and holes in active region mean more radiative recombination.

# 2.4: III-Nitride HEMTs, 2DEG principles

HEMTs, as modulation-doped heterojunction field effect transistors, have a regime where 2DEG electrons collect thanks to both polarisation and doping. In either case, ionised donor species collect at the edge of the barrier conduction band and the Poisson principles-compliant potential band bending creates a potential profile which leads to an accumulation layer and a consequent almost-freely moving electrons in the GaN channel relatively devoid of impurities.

Figure 2.24 shows a GaN/AlGaN intentionally-doped HEMT structure, as seen in <sup>26</sup>, with an illustration of the combined effects of the surface states, polarisation, Fermi level alignment and doping in the creation of a 2DEG layer at the GaN/AlGaN interface.

The metal-pinned Fermi states align within the structure to give the signature 'triangle' potential characteristic of these modulation-doped devices. It is thought that the surface states brought on by donors or surface-aligned AI/Ga species, usually around 1.65 eV, contribute to the start potential of 2DEG electrons and the bandgap mismatch offset between AlGaN and GaN creates the

potential drop,  $\Delta E_c$ , between the two that helps confine these electrons. A thick-enough barrier – 35 Å in the instance of this structure below – is needed to encourage 2DEG formation.



**Figure 2.24: a)** A HEMT structure both naturally polar and doped, and **b)** An illustration of the space charge distribution and Poisson band bending in a HEMT <sup>26</sup>. Labelled for clarity. Reprinted with permission from AIP Publishing.

Fundamental to understanding this charge depletion dynamic is understanding how the Poisson equation describes the charge/band relationship. The Poisson Equation takes the form as shown in Equation 2.17, after replacing the Laplace operator  $\nabla$  with real space in the z axis and adopting the charge derivative in a real semiconductor, the generalised form of <sup>27</sup>:

$$\frac{\partial^2 \varphi}{\partial z^2} = \frac{-\rho}{\varepsilon_0 \varepsilon_r} \tag{2.17}$$

Where  $\varphi$  is the potential (voltage), z is the growth axis,  $\rho$  the charge density, and,  $\varepsilon_0$  and  $\varepsilon_r$  the permittivity of free space and the semiconductor respectively. What this says is that a localised or layer-wide charge density will induce a parabolic potential drop, thus giving rise to what is being referred to as 'Poisson-compliant band bending' in the confines of this Thesis. In a doped layer, this takes the form of Equation 2.18:

$$\frac{\partial^2 \varphi}{\partial z^2} = \frac{-eN_D}{\varepsilon_0 \varepsilon_r}$$
(2.18)

Where  $\phi$  is the potential (voltage), z is the growth axis, N<sub>D</sub> the donor concentration, e the electron charge,  $\epsilon_0$  and  $\epsilon_r$  the permittivity of free space and the semiconductor respectively. Thus, we can find the new potential based on position such as Equation 2.19<sup>28</sup>:

$$\varphi(z) = \frac{-eN_D}{2\varepsilon_0\varepsilon_r} z^2 \tag{2.19}$$

Polarisation can also be included within this Equation, since we know the spontaneous polarisation of GaN and AlN, with results such as this on Equation 2.20:

$$\varphi(z) = \frac{-eN_D}{2\varepsilon_0\varepsilon_r} z^2 + \frac{(P_{Total})}{2\varepsilon_0\varepsilon_r} z$$
(2.20)

Where  $P_{Total}$  is the total polarisation. Since spontaneous polarisation is constant and the total polarisation charge is dependent on the III-N layer's own composition, and its resultant potential is not parabolic but rather linear. The addition of a Schottky barrier introduces its own potential drop whose magnitude is dependent on the local donor density, and the Schottky barrier height <sup>29</sup>:

$$\varphi(z) = V_b [1 - \frac{z}{d}]^2 \tag{2.21}$$

Where d is the depletion length based on the local charge density and Vb the Schottky barrier. In a purely n-doped layer without polarisation this depletion length is defined as follows on Equation 2.22:

$$V_b = \frac{-eN_D}{2\varepsilon_0\varepsilon_r} d^2 \text{ therefore } d = \sqrt{\frac{V_b 2\varepsilon_0\varepsilon_r}{-eN_D}}$$
(2.22)

This is to say that the self-consistent solutions revolve around parabolically restoring the 'ground-level' potential from the Schottky contact potential, reliant on the layer charge density to gradually deplete to the conduction band level of the layer.

Unlike homojunction devices, the dissimilar barrier material also reduces electron backtunnelling – towards the metal contact as unlike with only doped regions, any tunnelling electron has to meet the conduction band difference between the barrier and GaN channel. In line with quantum mechanics principles, an electron wave function 'bleeds' into a barrier of finite height, thus having a non-zero probability of electrons being in there, leading to the phenomenon of tunnelling <sup>30</sup>.

On a device level, since HEMTs consist of semiconductor slabs, Ohmic and Schottky contacts, this simplifies using a band diagram to explain HEMTs pinching off at negative voltages and operating in a default-ON mode. Figure 2.25 is one such illustration. Under no bias at all, the depletion from the Schottky contact is sufficiently small so that the Fermi Level cross-over does not happen within the barrier layer, but instead the conduction band discontinuity between the barrier and channel layers crosses over the Schottky metal-pinned Fermi Level. Under significant reverse bias, however, the quasi-Fermi levels indicate that electrons no longer crowd in the channel-barrier interface.

53



**Figure 2.25:** Illustration of HEMT conduction band **a)** under no bias and **b)** pinched-off at negative bias.

## 2.5: Conclusion

The various solid-state physics concepts relating to semiconductors have been explored, both generally and in specific relation to the III-N material family. The role that polarisation plays in the electrical characteristics of GaN and related compound semiconductors has been established, in that it generates a built-in electric field. Heterojunctions that make up HEMT and MQW LED devices have been explored, complete with their design philosophies and mechanics of operation. MQW structures enable multiple successive InGaN active regions in tandem with pn junction built-in potentials to generate visible light under forward bias, whilst ensuring that most photons leave the active regions since their energies will need to meet GaN bandgap for re-absorption. HEMTs employ electron confinement brought on by a combination of larger bandgap barriers and a main channel, surface states, and doping/polarisation to create a mostly-free sea of electrons which creates an onby-default channel, and a Schottky contact to control this channel.

# 2.6: References

- N. Bohr, "LXXIII. On the constitution of atoms and molecules", Phil. Mag. Series 6, 857 875 (1913).
- S. O. Kasap, "3.1 Review of Semiconductor Concepts and Energy Bands" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 195 – 200, 978-0-273-77417-4, Pearson Education Ltd., Edinburgh Gate, Harlow, Essex, England, UK (2013).
- S. O. Kasap, "3.2 Semiconductor Statistics" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 200 – 203, 978-0-273-77417-4, Pearson Education Ltd., Edinburgh Gate, Harlow, Essex, England, UK (2013).

- P. Harrison, "1.3 The Effective Mass Approximation" in *Quantum Wells, Wires and Dots* 2<sup>nd</sup>
   Ed., 6, 978-0-470-01079-2, John Wiley & Sons UK Ltd., The Atrium, Southern Gate, Chichester, West Sussex, England, UK (2005).
- P. Harrison, "1.1 The Mechanics of Waves" in *Quantum Wells, Wires and Dots* 2<sup>nd</sup> Ed., 1 4, 978-0-470-01079-2, John Wiley & Sons UK Ltd, The Atrium, Southern Gate, Chichester, West Sussex, England, UK (2005).
- S. O. Kasap, "3.4 Direct and Indirect Bandgap Semiconductors" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 210 – 214, 978-0-273-77417-4, Pearson Education Ltd., Edinburgh Gate, Harlow, Essex, England, UK (2013).
- S. A. Holgate, Understanding Solid State Physics, 177 178, 978-1-4200-1232-3, CRC Press, Boca Raton, Florida, USA (2009).
- [8] C. Persson, A. Ferreira da Silva, R. Ahuja, B. Johansson, "Effective Electronic Masses in wurtzite and zinc-blende GaN and AlN", J. Cryst. Growth 231, 397 – 406 (2001).
- [9] C Cobet, N. Esser, J. T. Zettler, W. Richter, P. Waltereit, O. Brandt, K. H. Ploog, S. Peters, N. V. Edwards, O. P.A. Lindquist, M. Cardona, "Optical Properties of Wurtzite AlxGa1-xN (x<0.1) parallel and perpendicular to the c axis", Phys. Rev. B 64, 165203 (2001).</p>
- [10] J. H. Davies, "2.6.1 Brillouin Zone" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 61 – 63, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).
- [11] V. P. Zhukov, V. G. Tyuterev, E. V. Chulkov, P. M. Echenique, "Electron-phonon relaxation and excited electron distribution in gallium nitride", J. Appl. Phys. 120, 085708 (2016).
- S. O. Kasap, "3.3 Extrinsic Semiconductors" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 203 – 210, 978-0-273-77417-4, Pearson Education Ltd, Edinburgh Gate, Harlow, Essex, England, UK (2013).
- [13] N. T. Son, M. Bickermann, E. Janzén, "Shallow donor and DX states of Si in AlN", Appl. Phys. Lett. 98, 092104 (2011).
- [14] T. A. G. Eberlein, R. Jones, S. Öberg, P. R. Briddon, "Shallow acceptors in GaN", Appl. Phys. Lett. 91, 132105 (2007).
- [15] S. Fritze, A. Dadgar, H. Witte, M. Bugler, A. Rohrbeck, J. Blasing, A. Hoffmann, A. Krost, "High Si and Ge n-type doping of GaN doping – Limits and impact on stress", Appl. Phys. Lett. 100, 122104 (2012).
- S. M. Sze, K. K. Ng, "Chapter 2: p-n Junctions" in *Physics of Semiconductor Devices* 3<sup>rd</sup> Ed., 79 133, 978-0-47 1-1 4323-9, John Wiley & Sons, Hoboken, New Jersey, USA (2007).

- [17] S. A. Shostachenko, Y. A Porokhonko, R. V. Zakharchenko, S. V. Leshchev, M. M. Maslov, K. P. Katin, "Temperature influence on process of Ti/Al/Ni/Au contact formation to heterostructure AlGaN/GaN", IOP Conf. Series: Mater. Sci. Eng. 498, 012019 (2019).
- [18] S. M. Sze, K. K. Ng, "Chapter 3: Metal-Semiconductor Junctions" in *Physics of Semiconductor Devices* 3<sup>rd</sup> Ed., 134 197, 978-0-47 1-1 4323-9, John Wiley & Sons, Hoboken, New Jersey, USA (2007).
- [19] R. T. Tung, "Formation of an electric dipole at metal-semiconductor interfaces", Phys. Rev. B.64, 205310 (2001).
- [20] S. O. Kasap, "3.11: Light-Emitting Diodes: Principles" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 240 – 249, 978-0-273-77417-4, Pearson Education Ltd., Edinburgh Gate, Harlow, Essex, England, UK (2013).
- [21] J. H. Davies, "1.2 Free Particles" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 3 – 4, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).
- [22] T. Hanada, "Basic Properties of ZnO, GaN and Related Materials" in Oxide and Nitride Semiconductors: Advances in Materials Research 12, 1 – 19, 978-3-540-88847-5, Springer Berlin Heidelberg (2009).
- [23] Y. C. Kong et. al, "Two-dimensional electron gas densities in AlGaN/AlN/GaN heterostructures", Appl. Phys. A 84, 95 – 98 (2006).
- [24] J. H. Davies, "7.2 Time-Independent Perturbation Theory" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 252 261, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).
- [25] T. Zhu, R. A. Oliver, "Unintentional doping in GaN", Phys. Chem. Chem. Phys. 14, 9558 9573 (2012).
- [26] J. P. Ibbetson, P. T. Fini, K. D. Ness, S. P. DenBaars, J. S. Speck, U. K. Mishra, "Polarization effects, surface states, and the source of electrons in AlGaN/GaN heterostructure field effect transistors", Appl. Phys. Lett. 77, 250 – 252 (2000).
- [27] P. Harrison, "3.17 Poisson's Equation" in *Quantum Wells, Wires and Dots* 2<sup>nd</sup> Ed., 107 112, 978-0-470-01079-2, John Wiley & Sons UK Ltd., The Atrium, Southern Gate, Chichester, West Sussex, England, UK (2005).
- [28] J. H. Davies, "9.1.1 Electrostatic Potential" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 332 333, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).

- [29] J. H. Davies, "7.4.3 Tunnelling Through a Schottky Barrier" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 268 269, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).
- [30] J. H. Davies, "3.5 Doped Heterostructures" in *Physics of Low-Dimensional Semiconductors: An Introduction*, 92 96, 978-0-521-48491-6, Cambridge University Press (US), 32 Avenue of the Americas, New York City, NY, 10013-2473, USA (2006).
## Chapter 3 – Experimental Techniques

A number of advanced experimental techniques have been employed for the duration of the research project, for both device manufacturing and also their characterisation, as research demands compliant data and reliable devices to back up a hypothesis.

## 3.1: Fabrication and Other Device Processing

Once a sample wafer is grown, the defining features of a device need to be set through device processing in a way that will finalise the test structures. Here are a few of the methods used to manufacture these devices. Throughout the fabrication processes, it should be noted that nitrile gloves and tweezers are used for sample handling, especially for protection from dust. Acids require further layers of PPE to handle, including designated thick gloves, aprons, and specialist goggles.

## 3.1.1: UV Photolithography

Photolithography or other forms of lithography are necessary in order to set device sites, which, depending on the process number, allows developed photoresist to selectively permit or block certain sites from being affected during the process. UV photolithography has relatively higher throughput and lower complexity as compared to the more precise and maskless electron beam lithography (EBL) <sup>1</sup>, so is the project's lithography method of choice as the majority of the devices processed do not go below feature sizes of 1  $\mu$ m. UV photolithography is undertaken in the dedicated 'yellow room' due to ambient short wavelength light sources potentially being able to prematurely make resists soluble, as they are sensitive to higher energy photons. <sup>2</sup>



## Photoresist Coating Process via Spinner

Figure 3.1: Photoresist control unit on a chemical bench with resist phials, a timer, and a hotplate.

Figure 3.1 shows a photoresist spinner with its companion tools for photoresist coating of the sample after surface cleaning. Blue tack paper is first obtained to ensure that the sample is somewhat firmly adhered onto it before the resist coating process. The desired resist is then dripped onto the sample using the droppers. SPR350 ( $\approx$ 1.2 µm coating at 4000 rpm, easier to lift off and ideal for metallisation) and BPRS200 (2 µm coating at 4000 rpm, ideal for mesa etching) are the most commonly-used by the *GaN Centre*, and processes are usually set to be mainly reliant on positive photoresists – resists that, upon exposure and development, transfer the pattern on as process windows as the regions become more soluble. Negative photoresists, such as SU-8, are rarer and they leave their mirror image as process windows – exposure hardens them instead of softening <sup>3-7</sup>.

Next, the resist-coated sample is fixated on the chuck using the built-in vacuum pump by the tack paper end, using the switch as shown on Figure 3.2. The rate of spinning and any optional dwell times are set using the Spin Coater Model 4000, also on the same Figure, with instructions on how to alter the rate beside the device. The preferred spin rate is 4000 revolutions per minute, which ensures that the resist is spread as thinly and evenly as possible. Upon setting the spin conditions, the green button on the spinner (Figure 3.1) is pressed when ready. The process may either be manually terminated by pressing the red button, or awaited, which usually takes around 30 s to a minute. The tack paper is then removed, disposed of in the provided waste bin, and the sample is heated up on the hotplate at 100°C for 1 minute (with optional glass slides underneath) in a process of 'soft baking'. This helps the resist adhere to the sample better and form a more solidified layer <sup>8</sup>.



Figure 3.2: Spinner revolution rate controls and vacuum pump switch.

If the photoresist seems to be fairly evenly coated and baked right, preferably without any air bubbles, then the sample is ready for the alignment and exposure process. If, however, it does not appear to be coated right, it could be removed on a solvents bench and coated again.

#### **Photomasks and Mask Aligner**

The next step in photolithography is to expose the photoresist to ultraviolet for a number of seconds specified for the photoresist and mask aligner combination. Before this step, though, the photomask needs to be cleaned with solvents, namely acetone (first, to remove residues of resist) and isopropyl alcohol (IPA, to clean up the mask generally and also wash away the acetone precursor), and doing it over a solvent waste container. The mask is then dried with an air gun. Cleansing the mask of residues and potential dust, even though they are kept in enclosed containers and a sterile environment afforded by the cleanroom, allows the features to be better transferred onto the sample.



**Figure 3.3:** A chromium photomask that also reflects the smartphone that took the picture, and a mask case in the background. This is a 'bright field' variant, noticeable thanks to the mask tone itself and everything except the features being transparent in the active area. Care must be taken to not use camera flash while taking the picture, as it can potentially damage the mask.

The preferred material for photomasks is chromium, especially thanks to its reflective properties that allows it to be selective with light transfer upon exposure to light sources, as can be seen in Figure 3.3. Masks may have polarities that are either inverted or directly transferred, but out of the ones employed within the scope of the project, it is mainly in mask tone that they differ from each other. As mentioned in the caption of Figure 3.3, 'bright field' masks exist, which are transparent in the active area and reflective in the areas where the device patterns are. This has uses in exposing everything except the pattern to UV, such as with device mesa etching, which requires the device sites to be elevated from the rest of the wafer to electrically isolate individual devices. 'Dark field' masks are the opposite; everything else is darkened and the mask has a notably darker colour tone, but the pattern itself is transparent. As a consequence, dark field masks are harder to align because only the pattern is see-through. Dark field masks have plenty of utility in, for example, Ohmic and Schottky contact deposition, because they ensure that only the metal pattern is transferred onto the photoresist. Ideally, the mask should have alignment and Vernier marks.



Figure 3.4: Karl Suss MJB3 mask aligner for 'UV 400'; near-ultraviolet with visible bands.

Once the mask is ready, it may be mounted on the mask aligner shown in Figure 3.4 alongside the resist-coated sample, which has a designated stage that can be moved to coincide with the photomask pattern. The initial pattern may be cursorily set, but any subsequent marks need to be carefully aligned. A pump coolant system is in place for the microscope adjustment and also the UV power source. The mask needs to be mounted by using the built-in vacuum pump to ensure it remains in place during exposure; it is flipped to place on the mount as the top side of the mask needs to overlook the UV lamp. There is a slider for 'separation' and 'contact' positions for the sample stage, which represent the relative distancing between the mask and the sample, which is initially positioned in the separation state, then gradually moved into the contact position. This is a potential source of mask contamination by resist, hence the cleaning step prior to processing. Ideally, there should still be a small separation at this stage, and the XYZ knobs as well as the sample pitch can be used to position the sample. UV exposure may commence.

#### **Post-Exposure Development**

Development is the final stage that solves away the soluble photoresist pattern, leaving behind process windows. MF26A is the preferred developer for the positive photoresists: it is employed as diluted 0.7 H<sub>2</sub>O: 1 MF26A and undiluted MF26A for BPRS200 and SPR350 respectively. The exposed sample is dipped in the solution for 1 minute and 'stirred' around while gently grasped with a tweezer and dried with a filter paper and air gun. The end result may be seen under the microscope to ensure the resist pattern is transferred accurately. The end pattern and 'wave' structures may be used to gauge if the resist is overexposed or underexposed to UV.





#### 3.1.2: Dry Etching: ICP and RIE

There are a couple of dry etching techniques employed, as dry etching, unlike wet chemical etching, is not inherently isotropic (omnidirectional) and depending on the power conditions and the masking process, is ideal for selective etching of devices and determination of sharp device features. The high chemical stability of III-Nitrides as mentioned in Chapter 1 also demands physical etching.

## **Reactive Ion Etching (RIE)**

Reactive Ion Etching is a dry etching method that relies on etchant gases in a chamber to achieve dry, highly directional etching, with a single parallel-electrode RF power generator that drives an ion bombardment plasma inside the etching chamber by operating at voltages that break down the said gases <sup>9</sup>. Commonly used gases include SF<sub>6</sub>, CHF<sub>3</sub>, O<sub>2</sub>, and Ar.

The RIE setup used is a JLS Design Plasma Technology system, which has an enclosed glove box which in turn has the reaction chamber within and behaves as a secondary parallel-plate ground electrode. The set flow rates of each constituent gas of the etching process are controlled by inlet valves, and the appropriate RF power rating of each recipe is manually set.



Figure 3.6: a) The RIE setup; b) An illustration of the mechanics of operation.

RIE is commonly used as a method to remove passivation layers as well, usually  $Si_3N_4$  or  $SiO_2$ , in combinations of CHF<sub>3</sub>/SF<sub>6</sub> and CHF<sub>3</sub>/O<sub>2</sub> in flow rates of 30/10 and 35/5 respectively.

## Inductively Coupled Plasma (ICP) Etching

ICP, or Inductively Coupled Plasma(-enhanced) Reactive Ion Etching (ICP-RIE), is a variant of RIE that uses an induction subsystem which forms the etchant gases into a reactive ion plasma, which gives the method its name. Then, a secondary parallel electrode voltage drives an electric field that directs the said plasma into an etchant beam. In semiconductor processing, ICP is used for selective etching alongside photolithography, or when an ICP-resistant mask layer is already in place. It is preferred to be used when a metal contact has not been deposited yet, as metal contacts may sputter in the ICP chamber and contaminate it. To that end, the RIE setup above is usually used. An implication of this secondary electromagnetic field source is that higher plasma density with powerful and anisotropic (directional) ionic etching can be achieved as compared to RIE GaN, for example, uses either SF<sub>6</sub>/N<sub>2</sub><sup>10</sup>, or a combination of Cl<sub>2</sub> and Ar at a 45/12 sccm flow rate ratio and 50 W etching power for an etch rate of  $\approx$  110 nm/min <sup>6</sup>. A 450 W ICP power rate is maintained for the plasma density, however. Setting the RF power to a high enough value to allow quick etching but low enough value for minimal ICP damages is of key importance. ICP is long-lauded as a method for keeping etchant ions from colliding with one another or neutral ions, even more so than RIE. <sup>11-13</sup>

The ICP setup used is an Oxford Instruments Plasmalab System 100. An on-site monitoring system with laser interferometry is used to control the process and monitor the etch rates. For example, with a 'standard' HEMT epi-wafer (20 nm barrier, 1 nm spacer, 25 nm HT-GaN), at least 50 nm of semiconductor should be etched to get down to the buffer, but to provide enhanced interdevice mesa isolation, deeper etching still may be performed subject to user's discretion.



Figure 3.7: a) The ICP-RIE setup supplied by Oxford Instruments. b) Operation principles.

# 3.1.3: Semiconductor Film, Metal Contact, and Insulator Oxide Deposition **Plasma-Enhanced Chemical Vapour Deposition (PECVD)**

PECVD is a valuable tool for deposition of overgrown layers through a solid mask window, but especially of dielectric materials, particularly  $SiO_2$  and  $Si_3N_4$ . PECVD uses an RF signal large voltage-driven ion plasma to significantly lower the deposition temperature of the constituent gaseous ingredients, and a gas outlet to extract the by-products via an interconnected vent system. Similar in scope to ICP, it could be thought of as the reverse process. PECVD has the large advantage of requiring a far lower temperature ( $\approx 300^{\circ}$ C) for good deposition rates as compared to conventional CVD methods, and has the dual advantage of higher quality, faster deposited films with very little to no dependence on substrate and specific growth conditions <sup>14</sup>.

Common precursor gases used are SiH<sub>4</sub> and N<sub>2</sub>, while NH<sub>3</sub> and N<sub>2</sub>O are reactant gases for Si<sub>3</sub>N<sub>4</sub> and SiO<sub>2</sub> respectively. The idea behind CVD assembly is that precursor gases are inlet, adhere themselves onto the heated substrate and combine with the plasma-enhanced reactant gases, thus starting a chain reaction of epitaxial assembly, a precise layer-by-layer deposition process.

The PECVD apparatus provided to the researcher is a PlasmaTherm 790 Series system, remote controlled via a computer.



Figure 3.8: a) The PlasmaTherm PECVD setup used. b) Operation principles.

## **Physical Vapour Deposition**

Metal filaments are subjected to resistive heating, through the use of tungsten coils to hold the metals. Tungsten can be subjected to the high currents (up to 40 A) passed through it which will melt the mounted metal filaments, with the metal itself being largely unaffected by the process. The evaporators are vacuumed, as the vacuum conditions allow lower temperature melting. It should also be noted that while the diffusion pump is on, the system should be filled with liquid nitrogen (LN<sub>2</sub>) at least every 1.5 hours, as it relies on an oil hydraulics system for the ventilation valves that should never be left to overheat, lest apparatus failures occur.



Figure 3.9: A box of tungsten coils designated for different metal wires.

Samples are loaded by first letting the diffusion pump start up for at least 20 minutes, then turning the baffle valve off into backing position via the rotary pump and enabling air admission. It will reach atmospheric pressure in about a minute, at which point the user may carefully remove the bell jar and implosion guard. The sample(s) and coils with their constituent metals are put in place and the system re-vacuumed to less than  $3 \times 10^{-1}$  mbar on the Pirani gauge by turning off air admission and opening the roughing valve, then the backing valve again. An hour and a half of vacuuming should bring the pressure to less than  $6 \times 10^{-6}$  mbar. At this point, ensuring the LN<sub>2</sub> supply is adequate, the deposition may begin.



**Figure 3.10:** An Edwards E306A Thermal Evaporator and its bell jar, with a crystal monitor. A separate cylindrical implosion jar is also used.

The crystal monitor is used to gauge how many nanometres of a selected metal is deposited through the use of density data and acoustic impedance constants, which is how, for example, in Ti/Al/Ni/Au Ohmic contacts for example, precise thicknesses such as 20/120/20/80 nm are able to be given. Then a variac is used to pass varying amounts of current through the fixated coils by selecting the slot they are located in. Higher melting point metals such as Ti and Ni should be up top, kept further away from the sample. A shutter is used to control the flow of evaporated metals. A cooldown and unload procedure concludes the evaporation procedure.

## 3.1.4: Rapid Thermal Annealing (RTA), Resist Oxygen Ashing Process, and

## **Miscellaneous Processing**

## Rapid Thermal Annealing (RTA)

Thermal annealing has been discussed earlier as a useful method of activating p-type Mg doping, for example for p-type contact activation for an LED as it enables breaking up of Mg-H complexes <sup>15</sup>, and also as an activation method for Ti/Al/Ni/Au Ohmic contacts by enabling Ti<sub>x</sub>N complexes to form as surface states for GaN/AlGaN <sup>16</sup>, which give the negative or small Schottky barrier necessary. The RTA setup allows for settings of quick 30 s to 1 min activation times at 850°C at nitrogen ambient or other background gases, or of longer, low temperature activation.



Figure 3.11: The Rapid Thermal Annealer in the Nanosciences cleanroom.

The Jipelec Jetfirst is set up by the technical team for quick use with a computer, where recipes can be loaded for different annealing conditions subject to the user's process requirements.

#### **Resist Asher**

The use of an oxygen plasma asher is useful for removing excess photoresist, 'smoothing out' of 'correctly' deposited photoresist and longer ashing processes can oftentimes even help remove overbaked resists. It is largely non-destructive to III-N semiconductor epi-wafers.

The resist asher used is a Polaron PT7150 RF plasma barrel etcher, with individual controls for the RF power, gas release valves and standby/vent buttons. The sample is loaded into the chamber with the help of glass slides and gas releases controlled. Care should be taken during operation to ensure the reflected power does not exceed 20 W. Application times could be as short as a few seconds for resist feature clean-up and up to several minutes for complete clean-up.



Figure 3.12: a) The resist asher. b) Microscope system to view samples

## **Chemical Processing in Brief**

Chemical benches with fume cupboards are instrumental to sample surface cleaning, resist removal, development, and metal lift-off post-deposition. There are designated acid, solvent, and resist development chemical benches.

For example: surface cleaning may simply be done by dipping the sample in a solvent, but the preferred procedure is the use of n-butyl acetate placed on a hotplate, followed by ultrasonic

bath treatment in acetone and IPA to remove any of the residues of the two. Metal lift-off with properly coated resist is achieved by placing the sample in one of the solvents, usually acetone, and 'spraying' some of the solvent on the sample with a pipette, as metal that actually adheres to the semiconductor firmly remains in place. Acids such as HF are often used to remove passivation layers and for destructive etching when other methods fail, but the use of it is limited to a select group of authorised personnel because of its excessive reactivity. Aqua regia dissolves gold contacts.



Figure 3.13: A chemical bench for solvents also equipped with a hotplate.

## 3.2: Device Characterisation

There have been largely non-destructive methods that have been applied, as logistically the unfabricated wafer pieces involved may have to be used multiple times, as well as there being little benefit in using the more destructive characterisation methods.

## 3.2.1: Crystallographic Characterisation

## X-ray Diffractometer (XRD)

X-ray diffractometry is an excellent way of obtaining crystallographic information about a sample without damaging it, such as crystal qualities along different axes and the implied different types of dislocation densities from Rocking Curves, getting the composition of a semiconductor alloy involved in the end form of a sample by taking the given curve spacing into account, and the implied strain information.



Figure 3.14: The Bruker D8 Discover XRD apparatus <sup>17</sup>. © 2022 Bruker.

The XRD equipment used for the measurements is a Bruker D8 Discover family system, with a computer for remote testing. It has a vacuum pump system to fixate the sample in place while rotating the sample along the azimuth angles, yaw ( $\phi$ ), roll ( $\psi$ ) and pitch ( $\omega$ ) necessary for varying incident angle behaviour with ( $\theta$ ) as the ray path. The measurements entail using the angles of ( $\omega$ ) and ( $\theta$ ) as a stand-in for incidence and reflection deviation, and setting a sweep to pick up a beam.

It comes complete with its Diffraction Suite software package, including Commander and Leptos for instrument control, execution of sweep setups, real-time monitoring and transferring measurements into a spreadsheet processing software-editable format respectively, and its Wizard module can calculate and transfer to Commander  $\omega/\theta$  values for materials, like with GaN indices for (0001)/ '(002) GaN' <sup>17</sup>.

## 3.2.2: Electrical Characterisation

## Source Measure Unit (SMU) and Probe Station Setup

An SMU is instrumental to the electrical characterisation performed for research purposes as it provides much greater precision than a multimeter or a dedicated ammeter, and is less susceptible to fluctuations in output voltage than a regular wall-mounted power supply unit, and moreover, has the flexibility to be configured for both a current and a voltage source, and to measure any of the Ohmic quantities. In addition, it eliminates manual sweeps and data recording.



Figure 3.15: a) SMU front panel. b) Microscope stage with Karl Suss probe micropositioners.

The SMU used for I-V and resistance measurements is a Keithley 2612B device, complete with its companion program KickStart for remote testing and data logging. The program allows for setting of multiple parameters (start voltage, end voltage, step voltage, current limit, waveform delay, number of power line cycles (NPLC) per measurement etc) and sweep types (stepper for two voltage source sweeps with one being kept at a value while the other runs, useful for HEMT I-V curves while stepping V<sub>GS</sub>; voltage sweep for one or two sources simultaneously, plain voltage bias, pulsed voltage), for each channel, with the option for measuring current, resistance, programmed or output voltage, timestamp, or trigger/output capacitance settings. KickStart allows these results to be output in either a comma-separated values or Excel sheet format.



Figure 3.16: KickStart operation menu.

## Inductance-Capacitance-Resistance (LCR) Meter

An LCR meter is necessary for capacitance-voltage measurements, which are critical to estimating doping concentrations and obtaining other critical information about a device, such as the negative capacitance characteristics seen with micro-LEDs. They may also be configured to measure, for example, impedance real/reactive components and their phase angle.

The LCR meter in question is a Keysight E4980A device, capable of obtaining measurements for applications of small signals between 20 Hz and 2 MHz, and also complete with a purely-DC output. However, since the 2612B is more accurate and precise for DC measurements, the E4980 is mainly used for AC small signals. Its parameters include parallel equivalent circuit-model capacitance (Cp), series model (Cs), series resistance (Rs) and many more.



Figure 3.17: The Keysight E4980 LCR meter main menu.

Doping estimations via C-V measurements are inexpensive compared to secondary ion mass spectroscopy to operate, as the main costs are from the setup of the equipment itself, and also nondestructive <sup>18</sup>. While especially with Schottky contacts, gate metal/depletion region charge trapping is likely to interfere with the results for both charge carrier density and implied dielectric constant calculations <sup>19</sup>, thus making Hall Effect testing more accurate for high-doping or high charge carrier samples, such as the case with fully-polar unintentionally-doped structures, C-V measurements are more reliable with lower, nearly-intrinsic doping concentrations, since the absolute capacitance (subject to instrument precision and device innate noise) can still be integrated (Equation 5.1) to show the results, while Hall measurements are likely to be affected by innate carrier/magnetic/thermal noise, minority carriers and limited by the high resistivity of low-doped semiconductors, which is when the method should theoretically be the strongest but it does not translate into practice <sup>20</sup>. So, epitaxial structure and fabrication time permitting, both methods are used for charge carrier concentrations where appropriate.

#### Hall Effect Sensor Based on van der Pauw Principles

A Hall Effect sensor has been employed with a four-metal leaf arrangement in order to perform electromagnetic characterisation on semiconductor wafers, especially those with inherent polarisation or intentional doping. Hall Effect sensors are excellent for sheet carrier density, sheet resistivity, and electron mobility measurements, especially when the doping involved is substantial and not at nearly-unintentional or intrinsic levels, and may even be configured for hole mobility.

The sample to be tested on is mounted onto the supplied printed circuit boards (PCB), which are then loaded into the Ecopia MP55 0.56 T magnetic chamber which has a slider for N all S and S all S

N magnetic field directions and a small liquid nitrogen (LN<sub>2</sub>) receiver compartment for 77 K measurements rather than 300 K room temperature measurements. Beside the equipment is a wire 'black box' for 4-pin measurements, with both the current and the voltage supply being given out via two Keithley 2400 series SMUs. Once the PCB has been mounted onto the socket, the measurements may be performed as instructed by the pre-made macro spreadsheet for data recording and transfer. As per van der Pauw principles, first, the horizontal measurements are performed, then the vertical ones, then cross-over magnetic field voltages give Hall coefficients.



**Figure 3.18:** The Hall Effect setup with a computer, a 0.56 T magnetic chamber and SMUs with a zoomed-in view of one of the PCBs.

One note to add is that LN<sub>2</sub> is handled similarly to how it is with the thermal evaporators; using PPE, a thermal insulator container is used to decant the LN<sub>2</sub> from a de-pressurised dewar by carefully tipping it over, as the LN<sub>2</sub> is normally processed and stored in pressurised cooling systems and needs in turn to be poured into one for individual researcher use at atmospheric pressure; a step that is oftentimes performed by the technical team and supplied to the laboratories. Then a 77K rated funnel or a secondary thermal flask is used to decant this LN<sub>2</sub> again and pour it more precisely into the magnetic chamber receiver.

## 3.3: References

- M. Nayfeh, Fundamentals and Applications of Nano Silicon in Plasmonics and Fullerines: Current and Future Trends, Elsevier (2018).
- [2] D. Corell, H. Ou, C. Dam-Hansen, P. M. Petersen, "Light Emitting Diodes as an alternative ambient illumination source in photolithography environment", Opt. Express 17, 17293 – 17302 (2009).

- [3] G. S. May and C. J. Spanos, "2.1: Unit Processes" in Fundamentals of Semiconductor Manufacturing and Process Control, 39 – 41, John Wiley & Sons, Inc., Hoboken, New Jersey, USA (2006).
- [4] Micro Resist Technology GmbH, "Distribution DOW Products", *RHEM g-Line & i-Line Products: SPR350*, Technical Datasheet, 3 (2016).
- J. J. Cowling, G. L. Williams, A. Purvis, R. McWilliam, J. J. Toriz-Garcia, N. L. Seed, F. B. Soulard,
   P. A. Ivey, "Three-dimensional holographic lithography by an iterative algorithm", Opt. Lett.
   36, 2495 2497 (2011).
- [6] N. Poyiatzis, "Design, growth, fabrication and characterization of white LEDs by monolithic onchip epitaxial integration on (11-22) semi-polar GaN", Ph.D. Dissertation, Dept. Elec. Eng., Univ. of Sheffield, Sheffield, S. Yorks. UK (2020).
- [7] Kayaku Advanced Materials, "SU-8 Permanent Negative Epoxy Photoresist", SU-8 2-25, Technical Datasheet (2020).
- [8] W. M. Moreau, "7: Prebake (Softbake)" in *Semiconductor Lithography*, 329 330, Springer, Boston, MA, (1988).
- [9] T. M. Mayer, R. A. Barker, L. J. Whitmore, "Investigation of plasma etching mechanisms using beams of reactive gas ions", J. Vac. Sci. Tech. 18, 349 – 352 (1981).
- [10] R. Cheung, B. Rong, E. van der Drift, W. G. Sloof, "Etch mechanism and etch-induced effects in the inductively coupled plasma etching of GaN", J. Vac. Sci. Tech B: Microelec. Nanomet. Struc. Process. Meas. Phen. 21, 1268 (2003).
- [11] S. S. Ghataora, "Fabrication and Characterisation of Micron and Sub-Micron Structured Electrically Injected Light-Emitting Diode", Ph.D. Dissertation, Dept. Elect. Eng. Univ. of Sheffield, Sheffield, S. Yorks., UK (2019).
- [12] T. Okumura, "Inductively Coupled Plasma Sources and Applications", Phys. Res. Int. 2010, 164249 (2010).
- [13] S. J. Pearton, R. J. Shul, F. Ren, "A Review of Dry Etching of GaN and Related Materials", MRS Internet J. Nitride Semicond. Res. 5, e11 (2000).
- [14] Y. Hamedani, P. Macha, T. J. Bunning, R. R. Naik, M. C. Vasudev, "Plasma-Enhanced Chemical Vapor Deposition: Where we are and the Outlook for the Future" in *Chemical Vapor Deposition: Recent Advances and Applications in Optical, Solar Cell and Solid State Devices,* IntechOpen, London, UK (2016).
- [15] J. A. van Vechten, J. D. Zook, R. D. Horning, B. Goldenberg, "Defeating Compensation in Wide Gap Semiconductors by Growing in H that is Removed by Low Temperature De-Ionizing Radiation", Jpn. J. Appl. Phys. 31, 3662 – 3663 (1992).

- [16] S. A. Shostachenko, Y. A. Porokhonko, R. V. Zakharchenko, S. V. Leshchev, M. M. Maslov, K. P. Katin, "Temperature influence on process of Ti/Al/Ni/Au contact formation to heterostructure AlGaN/GaN", IOP Conf. Series: Mater. Sci. Eng. 498, 012019 (2017).
- [17] Bruker Corporation (© Bruker 2022), X-Ray Diffraction (XRD), D8 Discover Family [Online]. Available: <u>https://www.bruker.com/en/products-and-solutions/diffractometers-and-scattering-systems/x-ray-diffractometers/d8-discover-family.html</u> (accessed 29 Jun 2022)
- [18] M. Cristea, "Capacitance-voltage profiling techniques for Characterization of Semiconductor Materials and Devices", Emerging Trends in Electrical, Electronics & Instrumentation Engineering: An International Journal (EEIEJ) 1, 29 – 38 (2014).
- [19] Z. Jian-Zhi, L. Zhao-Jun, T. D. Corrigan, Z. Yu, L. Yuan-Jie, L. Wu, W. Zhan-Guo, C. Hong,
   "Determination of the relative permittivity of the AlGaN barrier layer in strained AlGaN/GaN heterostructures", Chinese Phys. B 18, 3980 (2009).
- [20] F. Werner, "Hall measurements on low-mobility thin films", J. Appl. Phys. 122, 135306 (2017).

## Chapter 4 – Electrical characterisation of Micro-LEDs

A systematic study has been performed on three different µLED size templates based on InGaN/AlGaN/GaN p-n heterojunctions; with µLED sizes of 40, 5 and 3.6 µm respectively. Our application of the principles of direct epitaxial overgrowth through the use of MOVPE has presented itself with tangible benefits to micro-LED array performance, including a smooth negative capacitance curve expected of such devices instead of unusual capacitance performances, and a large reduction of size-dependent inefficiency presented by the aforementioned ICP etching sidewall damage issue, which has been the subject of discussion for many micro-LED studies prior to it. Electrical characterisation performed on the selectively grown µLEDs as well as conventionally-fabricated µLEDs reveals that the overgrown µLEDs suffer from smaller leakage per µLED, exhibiting leakage currents as low as 14.1 nA per LED at a bias of - 5 V. Moreover, the overgrown µLEDs exhibit much smaller and more consistent leakages than their mesa-etched counterparts. Operational voltage RC constants also greatly favour overgrown µLEDs over the conventionally fabricated mesa-etched µLEDs.

#### 4.1: Introduction

Micro-light-emitting diodes ( $\mu$ LEDs), with a size of a few or tens of micrometres, are attracting extensive attention within optoelectronics research and industry, due to a wide array of applications, such as micro-displays and augmented reality and visual reality (AR and VR). <sup>1-4</sup> Current  $\mu$ LEDs are typically electrically driven by existing silicon-based complementary metal oxide semiconductor (CMOS) electronics. <sup>5</sup> Likewise, they also address maximum driving current density (in kA cm<sup>-2</sup>) issues faced with conventional broad-area LEDs. <sup>6</sup>

It is expected that the usually quick response time of  $\mu$ LEDs (determined by the so-called RC constant of the junction capacitance of a  $\mu$ LED) is favourable to achieving a high modulation bandwidth for visible light communication (VLC), which, in turn, allows for physical end-to-end secure connection without resorting to encryption unlike radio frequency (RF) and microwave transmissions that may be intercepted. The theoretical cutoff frequency for a  $\mu$ LED used as a transmitter is dependent on the RC constant of its junction capacitance, which is defined as follows:

$$f_{\rm c} = \frac{1}{2\pi RC} = \frac{1}{2\pi R(A\epsilon_0 \epsilon_{\rm r}/L)};$$
  

$$\epsilon_0 = 8.85 \times 10^{-12} \,{\rm F}\,{\rm m}^{-1}$$
(4.1)

where  $\varepsilon_0$  and  $\varepsilon_r$  are free space permittivity and relative permittivity of a semiconductor which is used to fabricated into a µLED, respectively; A is the area of a µLED; and L is the length of the junction capacitance of the LED. A smaller RC leads to a higher frequency. Regular white LEDs coated with yellow phosphors are usually limited to a dozen Mbps, while it is expected that  $\mu$ LED can reach a GHz level.<sup>7-11</sup>

III-nitrides are excellent candidates for developing  $\mu$ LEDs as key components for microdisplays, due to their wide direct bandgap of 3.4 eV for GaN and tuneable emission wavelengths for visible light. Compared with LCDs and OLEDs, III-nitride based  $\mu$ LEDs benefit the display technology in many ways: better contrast ratio, wider operating temperature, higher brightness and stability, wider view angles, and better colour precision. <sup>4</sup> Moreover, III-nitrides permit high electrical breakdown fields, which can attain high driving current densities for  $\mu$ LEDs. <sup>12–13</sup> Due to high intrinsic electron mobility of around 1000 cm<sup>2</sup>V<sup>1</sup>s<sup>1</sup> and high electron saturation velocity of 2.5 × 10<sup>7</sup> ms<sup>-1</sup> for GaN, further enhanced by AlGaN/GaN heterostructures, GaN is held in high regard in power electronics, and III-nitride based  $\mu$ LEDs allow for quick response time, high maximum current, and high-frequency operation thanks to this high intrinsic mobility, the latter of which is already a subject of interest for power devices with high electron mobility transistors (HEMTs) going up to 300GHz.<sup>14–16</sup>

So far, loads of the work on GaN-based µLEDs have been reported, but their fabrication is limited to conventional dry etching approaches using inductively coupled plasma (ICP) or reactive ion etching (RIE) tools. <sup>17 – 24</sup> However, dry-etching tends to generate severe damages on the devices, leading to a significant reduction in both optical and electrical. Furthermore, such damages become more severe with reducing the dimension of µLEDs, <sup>17</sup> which is why small µLEDs, in particular, with a size of µLEDs below  $\leq 5$  µm, exhibits extremely low performance. This can be attributed to Shockley– Read–Hall recombination, implying a drop in external quantum efficiency (EQE) as electron–hole pairs recombine in trapping sites and cause phonons. In turn, this can be explained by an increase in damaged zone proportion and surface states per unit. Such trapping sites enable tunnelling for recombination and leakage too, exacerbating the problems.<sup>18, 19</sup> So far, a few methods have been attempted for removing the sidewall damage induced by the dry-etching, such as neutral beam etching and KOH chemical treatment. <sup>25, 26</sup> Though they have demonstrated to be effective in mitigating the etching damage, the etching approach to fabrication of µLEDs still requires a sidewall passivation and isolation, which can bring about extra processing and performance issues as well. <sup>20,</sup> <sup>21</sup>

Recently, we have developed a different approach to fabrication of InGaN/GaN multiquantum wells (MQWs)  $\mu$ LEDs: a selective overgrowth on patterned templates instead of mesaetching. The green  $\mu$ LEDs have demonstrated high external quantum efficiency and high

80

luminescence. <sup>3, 25</sup> We have also grown InGaN-based HEMT– $\mu$ LEDs to take advantage of higher driving current densities expected of  $\mu$ LEDs for VLC. <sup>7</sup> In this work, current–voltage and capacitance–voltage characteristics have been investigated systematically on the overgrown  $\mu$ LEDs with different sizes, which have also been compared with those  $\mu$ LEDs fabricated by means of using a conventionally dryetching approach.

## 4.2: Structure description of Micro-LED Arrays

Figure 4a is a schematic drawing, showing our approach to achieving InGaN/GaN MQW µLED arrays. First, a microhole array pattern is formed on a n-type GaN layer on a sapphire substrate with a silicon dioxide (SiO2) mask, which is called an "n-GaN template." To fabricate the n-GaN template, a 500 nm-thick AlN buffer layer is first grown on a c-plane (0001) sapphire substrate via metalorganic chemical vapor deposition (MOCVD), followed by a GaN layer and n-doped GaN layer. A 500 nm SiO2 film is deposited on the template using a standard plasma-enhanced chemical vapor deposition (PECVD) technique. Afterward, a standard photolithography and subsequent dry-etching techniques are used to selectively etch the dielectric layer down to the n-GaN surface, forming regularly arrayed microholes.

Next, a standard LED structure is grown on the n-GaN template by MOCVD, namely, a silicondoped n-GaN layer with a dopant concentration of  $5 \times 10^{18}$  cm<sup>-3</sup> is initially grown, followed by an InGaN based prelayer (5% indium content), five periods of InGaN/GaN MQWs with 2.5 nm InGaN quantum wells and 13.5 nm GaN barriers as an active region, then a 20 nm p-type Al<sub>0.2</sub>Ga<sub>0.8</sub>N blocking layer, and finally a 170 nm p-type doped GaN layer. Due to the dielectric masks, the LED structure can be grown only within the microholes, naturally forming arrays of isolated µLEDs. It means that the dimension, the interpitch, the individual location, and the shape of µLEDs are fully controlled. It is worth mentioning that isolation of the sidewalls is not necessary during the fabrication processing. The benefits of this dielectric SiO<sub>2</sub> mask are twofold; not only eliminating the aforementioned necessity of mesa etching, but also providing insulation for each µLED. Figure 1b is a top-view scanning electron microscope (SEM) image of our overgrown µLED arrays.

For this kind of  $\mu$ LED array sample, all the  $\mu$ LEDs share a common n-type contact, and all the p-type contacts are left open which can be used in the future as indium bumps bonded to driving transistors based on a silicon CMOS IC for manufacturing a microdisplay. In this work, the arrayed  $\mu$ LEDs are fabricated into a 330  $\mu$ m × 330  $\mu$ m device with an area of around 0.1mm2. The indium tin oxide is deposited as a common p-type contact for all the  $\mu$ LED pixels in one device and rapidly thermally annealed at 600°C for 1 min. The n-type metal Ti/Al/Ni/Au is deposited as Ohmic n-contacts.

81

Each device also has an additional Ti/Au metal layer on top of both n-contact and p-contact as their actual electrodes. Thus, the µLEDs in one device are electronically connected in parallel.

Figure 4.1 a) shows the scheme and structure of the overgrown LEDs in question; Figure 4.1 b) is the SEM image of the 5  $\mu$ m diameter, 3  $\mu$ m inter-pitch variants; and their companion figures Figure 4.1 c) and d), identical to Figure 1.12 a) and b), shows how it is different from the traditional mesa-etching method.



**Figure 4.1: a)** Scheme and structure of our overgrown LEDs; **b)** an SEM image of a 5  $\mu$ m LED array sample; **c)** illustration of the overgrowth method; and **d)** the traditional mesa-etching method.

The overgrowth method uses an n-GaN template on which the aforementioned 500 nm thick layer of SiO<sub>2</sub> is deposited, and micro-patterns are etched on the SiO<sub>2</sub> mask, which provides a pattern for the LED structures to be grown, which was proposed with the intention of eliminating the sidewall damage directly etching to create an LED structure would. In contrast, the traditional fabrication method is done by having an LED structure grown as a full wafer, then etched out to create mesas of LEDs isolated from one another. Then, optionally, an extra layer of SiO<sub>2</sub> or Si<sub>3</sub>N<sub>4</sub> is deposited as a passivation layer.

## 4.3: Micro-LED Characterisation

Voltage–current–resistance characteristics have been performed using a Keithley 2612B source meter unit (SMU), with a PC connection for the Tektronix-endorsed KickStart remote-testing and data extraction software package, and a probe station with an optical microscope. Current–voltage (I–V) characteristics are the most intuitive and down-to-integrated-circuit way of analysing devices. The devices were measured between -5 and 6 V. These were repeated for tens of devices throughout each sample to ensure consistency in results.

Capacitance–voltage (C–V) characteristics have been conducted by using a Keysight E4980A LCR (inductance–capacitance–resistance) meter, which has been calibrated for an open-circuit prior to measurements as a correction value. These were performed at 1 MHz which is deemed to be a high enough benchmark for small-signal frequency of operation to minimalize and normalize reactance (capacitive impedance) and determine the capacitance of the device accordingly. Capacitance data included here exclusively consists of the parallel equivalent circuit model (Cp), for the clear-cut reason of the devices themselves being in parallel. It is on a tuning scale of voltage bias from -5 to 6 V. The four or five smallest leakage arrays from each sample have been utilised as a baseline.

#### 4.4: Results and Discussion

A set of epitaxy-overgrown µLED array samples with different sizes are used in this work, namely, a 3.6 µm diameter with an interpitch of 2 µm, a 5 µm diameter with a 3 µm interpitch, and a 40 µm diameter with a 10 µm interpitch, respectively. Figure 4.2 shows electroluminescence (EL) spectra of a 3.6 µm µLED array device at different current densities. The inset is a photo image of emitted µLEDs under 3 A cm<sup>-2</sup> current density taken with 50 × magnification. It shows uniform green luminous intensities. Electrical properties have been investigated on the µLED array devices through I–V and C–V measurements and have also been compared with single µLEDs with a diameter of 10 or 40 µm, which have been fabricated by a conventional dry-etching approach.

83



Figure 4.2: EL spectra of a 3.6  $\mu$ m device. The inset is a photo image under 3 A cm<sup>-2</sup> injection current density.

Figure 4.3a shows the typical forward I–V curves as a function of forward bias for the 3.6, 5, and 40  $\mu$ m  $\mu$ LED array devices fabricated by our epitaxy overgrown approach. The 5  $\mu$ m  $\mu$ LED array sample displays the lowest turn-on voltage and a high current value of 124.5 mA at 6 V, while the 3.6  $\mu$ m  $\mu$ LED array sample has the highest turn-on voltage with a current of 33.8 mA at 6 V.

Figure 4.3b compares the reverse I–V curves of these epitaxy overgrown µLED arrays as a function of reverse bias. It shows that the total reverse current still favours the µLED arrays with a larger diameter. It indicates that the total leakage current increases with reducing µLED size. A typical I–V curves of the 10 µm µLED sample and 40 µm µLED sample fabricated by the conventional dryetching method have also been presented in Figure 4.3c. To achieve accurate data and then draw a clear conclusion, we have conducted leakage current measurements on a few tens of µLED devices for both our epitaxy overgrown µLED arrays and the µLED samples fabricated by the conventional dryetching method.

Table 1 is a summary of the leakage current characteristics for both our epitaxy overgrown  $\mu$ LEDs and the single  $\mu$ LEDs fabricated by the conventional dry-etching method, where the number of our epitaxy overgrown  $\mu$ LEDs in each device, the leakage current per LED, and the current densities have been listed. The ranges are a simple min–max analysis of the results observed.



**Figure 4.3: a)** Forward I-V curves; **b)** leakage currents of the three μLED array sizes per LED and **c)** I-V curves of mesa-etched 10 and 40 μm LEDs.

A quick glance at the data about leakage current per  $\mu$ LED shows that our epitaxy overgrown  $\mu$ LEDs with a diameter of 3.6 and 5  $\mu$ m performed similarly in terms of the ratio of forward to reverse current, but the 3.6  $\mu$ m  $\mu$ LEDs show the best result in terms of leakage current per  $\mu$ LED under a reverse bias of 5 V. The overgrowth conditions as well as the device size may have contributed to this result. Importantly, our epitaxy overgrown  $\mu$ LEDs exhibit much lower leakage currents than those ones fabricated by the conventional dry-etching method. For example, the leakage current per  $\mu$ LED for our epitaxy overgrown 3.6  $\mu$ m  $\mu$ LED reaches as low as 14.1 nA under a reverse bias of 5 V.

Moreover, the leakage current of our epitaxy overgrown  $\mu$ LEDs shows a smaller deviation than those ones fabricated by the conventional dry-etching method. It suggests one of two things; either the dry-etching-induced damage can be nonuniform within the sample, leading to substantially different leakage current within the same device group, or that the dry-etching processes induced difference in local defect density (from the centre part of each  $\mu$ LED to its edge part). Furthermore, it has been found that there is a moderate correlation between a decrease in  $\mu$ LED size and the leakage improvement for our epitaxy overgrown  $\mu$ LEDs. In contrast, those devices fabricated by the conventional dry-etching method suffer more from leakage as they get smaller, indicating the etchinginduced damage becomes significantly severe with reducing the size of  $\mu$ LEDs as expected.

When the leakage current density is scrutinised, the leakage becomes more severe with decreasing the size of  $\mu$ LEDs. Clearly, when scaling down  $\mu$ LEDs, the perimeter to area ratio of a  $\mu$ LED increases, which leads to large surface recombination and increased current leakage. It is also noted that both the leakage current density and their dispersions are much smaller compared with the devices fabricated by the conventional dry-etching method. Moreover, when scaling down  $\mu$ LED, there is a significant increase in dispersion for the devices by the conventional dry-etching method, further confirming the severe issue of dry-etching on small  $\mu$ LEDs.

| Device            | No. of µLEDs<br>per device | Leakage current<br>per µLED at -5 V | Leakage current<br>density (nA µm <sup>-2</sup> ) |
|-------------------|----------------------------|-------------------------------------|---------------------------------------------------|
| Overgrown 40 µm   | 36                         | 159–850 nA                          | 0.13-0.68                                         |
| Overgrown 5 µm    | 1702                       | 20–37 nA                            | 1.04-1.88                                         |
| Overgrown 3.6 µm  | 3472                       | 14–17 nA                            | 1.39-1.67                                         |
| Convetional 10 µm | 1                          | 17 nA–38 μA                         | 0.22-484                                          |
| Convetional 40 µm | 1                          | 250 nA-400 μA                       | 0.20-318                                          |

## **Table 4.1:** A summary of leakage currents of our epitaxy-overgrown $\mu$ LEDs and the $\mu$ LEDs fabricated by the conventional dry etching method.

It is worth mentioning that ideally, the sidewalls of microLEDs are supposed to seamlessly contact with the sidewalls of the SiO2 masks. In this case, the leakage current is expected to be extremely small. To achieve this, the sidewalls of the SiO2 micro-masks need to be very straight, which depends on the thickness of SiO2 and ICP etching conditions. If the sidewalls of the SiO2 masks are slanted, tiny irregularities between microLEDs and SiO2 mask may be formed, forming a channel for current leakage. Nevertheless, the issue could be minimized by further optimizing the conditions of template fabrication.

Figure 4.4 shows the capacitance characteristics of the devices. To compare a single epitaxy overgrown  $\mu$ LED with a single  $\mu$ LED fabricated by the conventional dry-etching method, the total capacitances measured for the epitaxy overgrown  $\mu$ LED arrays were divided by the number of  $\mu$ LEDs within each array to obtain the capacitance for a single epitaxy overgrown  $\mu$ LED. This will provide a baseline to compare with a single  $\mu$ LED fabricated by the conventional dry-etching method, though contact resistivity and alternate current paths are likely to affect the end results in practice.



**Figure 4.4:** Capacitances gauged for a single device at 1 MHz. **a)** Overgrown 5 μm μLED versus Mesaetched 10 μm μLED. **b)** Overgrown 40 μm μLED versus mesa-etched 40 μm μLED.

Figure 4.4a shows the typical C–V characteristics of our epitaxy overgrown 5  $\mu$ m  $\mu$ LED, which is compared with the  $\mu$ LEDs with a diameter of 10  $\mu$ m fabricated by the conventional dry-etching method (it is difficult to use a conventional dry etching method to fabricate  $\mu$ LEDs with a diameter of  $\leq$  10  $\mu$ m). Purely from the perspective of the influence of size on capacitance with ignoring any other factors, the  $\mu$ LEDs with a diameter of 10  $\mu$ m are supposed to exhibit 4 times capacitance as our epitaxy overgrown 5  $\mu$ m  $\mu$ LED. However, the behaviour of the 10  $\mu$ m  $\mu$ LED is completely different, and it never ends up going to the negative capacitance region with increasing bias.

This most likely can be attributed to the etching-induced damage being so significant at this  $\mu$ LED size that the sidewalls and/or trapping regions actively contribute to the charge–discharge cycles of the device. As a result, other factors such as surface induced damages instead of the size dominate

the capacitive reactance for the  $\mu$ LEDs with a diameter of 10  $\mu$ m fabricated by the conventional dryetching method.

To explain what this negative capacitance implies, it is imperative to understand LED junction capacitance variation by voltage. Traditionally, a pn-junction based LED will have its capacitance vary by a factor of the donor and acceptor concentrations, as shown in equation 4.2 <sup>28</sup>:

$$C_{dep} = \varepsilon A / W = A / (\sqrt{V_0 - V}) \sqrt{\left(\frac{e\varepsilon_0 \varepsilon_r (N_D N_A)}{2(N_D + N_A)}\right)}$$
(4.2)

Where  $C_{dep}$  is the depletion capacitance,  $\varepsilon$  the permittivity, A the active area of the device, W the depletion width, V0 the built-in voltage, V the applied voltage, e the electron charge, and Nd and Na the donor and acceptor concentrations respectively. This is however a time and frequency-independent variant of the dynamic, and to put this into an AC applied small signal perspective<sup>29</sup>:

$$C(\omega) = \frac{1}{\omega} Im(Y(\omega)) \text{ where } Y(\omega) = \frac{\delta I(\omega)}{\delta V(\omega)}$$
(4.3)

This forms the basis of using transient current-voltage relationships from complex parts of frequency-dependent measurements. A simple explanation is therefore that high-frequency capacitance can be thought of as a derivative of continuously increasing current density, and at a high enough injection current, this differential turns negative.

The NC effect is thought to be most pronounced at high injection currents and that there is an inductive effect taking place during electron-hole recombination, with presumably <sup>30</sup> referring to radiative recombination and that it is more likely to happen at the onset of LED emission. Therefore, the overgrown devices are more likely to display this effect, with them suppressing Shockley-Read-Hall recombination, since Auger is equally likely to happen to both.

We have further compared the C–V characteristic of our epitaxy overgrown  $\mu$ LEDs with a diameter of 40  $\mu$ m and the  $\mu$ LEDs with a diameter of 40  $\mu$ m fabricated by the conventional dry-etching method, which is shown in Figure 4.4b. Similar to Figure 4.4a, the 40  $\mu$ m one fabricated by the conventional dry-etching method also suffers from parasitic capacitance characteristics under higher biases. Moreover, its starting positive capacitance is higher compared with the overgrown one. Rather than decreasing and flattening out in a curve, however, the  $\mu$ LEDs fabricated by the conventional dry-etching in capacitance as the bias increases. In contrast, both the overgrown  $\mu$ LEDs in Figure 4.4a and b demonstrate the expected negative capacitance behaviour.



Figure 4.5: RC constants of a) overgrown µLEDs, and b) mesa-etched µLEDs.

Figure 4.5a shows the RC constants of our epitaxy overgrown µLEDs with different sizes as a function of bias, which have been measured by using the data multiplication of the resistance and the capacitance for each sample. The resistance curve is obtained by measuring the resistance using an SMU, which gets it dividing the voltage by the measured current. The LED resistance is also a voltagedependent dynamic value like the junction capacitance, where it is Vth/I<sub>0</sub>(e<sup>eV/kT</sup>). The RC constants of our epitaxy overgrown µLEDs with smaller sizes reach their "bottom values" under high bias, indicating a quick transient response under high bias. Further increasing bias leads to their RC constants tending to be much lower across the board for all biases, down to the range of nanoseconds or even hundreds of picoseconds. For the 40 µm sample, except for its bottomed-out corresponding bias where it shows a pretty low RC, the RC constants in the main range are much higher than those of its 5 and 3.6 µm counterparts. Despite the fact that µLED arrays naturally have parasitic capacitance between devices, <sup>6</sup> the collective RC constant roughly equals the individual device because equal capacitances add and equal resistances divide in parallel. This means that the RC constants are mainly dominated by the size effect for our epitaxy overgrown µLEDs as expected. Normally, a wider device area should proportionally increase capacitance and decrease resistance, (for example, a 40 µm device should have 16 times the capacitance and 1/16 times the resistance compared to a 10  $\mu$ m one) but due to the disproportionate decrease in capacitance per unit area in smaller LEDs, this is how there are discrepancies by size. Moreover, due to the implications of the NC effect mentioned, each size of LED hits their 'peak' RC at different values.

Figure 4.5b shows the RC constants of the  $\mu$ LEDs fabricated by the conventional etching method as a function bias. The 10  $\mu$ m device consistently remains in the range from 10 to 100 ns. The response time of the 40  $\mu$ m one maintains above  $\mu$ s under all the bias range. In contrast, Figure 4.5a shows that the smaller overgrown  $\mu$ LED devices allow for nanosecond response times. By combining with the reduced leakage characteristics, our epitaxy overgrown  $\mu$ LED devices place them in a good position for high-frequency switching applications.

#### 4.5: Conclusion

The leakage and forward currents have been measured on our epitaxy-overgrown µLEDs with different sizes, showing a significant improvement in comparison with those µLEDs fabricated by the conventional dry-etching method. The influence of the µLED size on the leakage current has been systematically investigated. Due to the effective elimination of etching-induced damage by an overgrowth approach which is particularly important for smaller µLEDs, it reveals that our smaller overgrown µLEDs have much smaller leakage current than those µLEDs fabricated by the conventional dry-etching method in terms of either leakage current per µLED or leakage current density. Moreover, the µLEDs fabricated by the conventional dry-etching method displays a larger dispersion in leakage current, especially for those smaller µLEDs, which is attributed to high amounts of dry-etching-induced damages. Furthermore, the RC constants have also been found to be more favourable to the epitaxy overgrown devices. It is expected that our epitaxy overgrown µLEDs will bring about advantages of better pixel-level resolution, high efficiency, and energy efficiency to applications of micro-display, augmented/virtual reality setups, and VLC.

#### 4.6: References

- Z. Y. Fan, J. Y. Lin, H. X. Jiang, "III-nitride micro-emitter arrays: development and applications", J.
   Phys. D: Appl. Phys 41, 094001 (2008).
- H.-V. Han, H.-Y. Lin, C.-C. Lin, W.-C. Chong, J.-R. Li, K.-J. Chen, P. Yu, T. M. Chen, H.-M. Chen, K.-M. Lau, H.-C. Kuo, "Resonant-enhanced full color emission of quantum-dot-based micro LED display technology" Opt. Express 23, 32506 (2015).
- [3] J. Bai, Y. Cai, P. Feng, P. Fletcher, X. Zhao, C. Zhu, T. Wang, "A Direct Epitaxial Approach to Achieving Ultrasmall and Ultrabright InGaN Micro Light-Emitting Diodes (μLEDs)" ACS Photonics 7, 411 – 415 (2020).
- [4] Z. Liu, C.-H. Lin, B.-R. Hyun, C.-W. Sher, Z. Lv, B. Luo, F. Jiang, T. Wu, C.-H. Ho, H.-C. Kuo, J.-H. He, "Micro-light-emitting diodes with quantum dots in display technology", Light: Sci. Appl. 9, 1 – 23 (2020).

- [5] X. Zhang, P. Li, X. Zou, J. Jiang, S. H. Yuen, C. W. Tang, K. M. Lau, "Active Matrix Monolithic LED Micro-Display Using GaN-on-Si Epilayers", IEEE Photonics Technol. Lett. 31, 865 – 868 (2019).
- [6] W. Yang, S. Zhang, J. J. D. McKendry, J. Herrnsdorf, P. Tian, Z. Gong, Q. Ji, I. M. Watson, E. Gu, M. D. Dawson, L. Feng, C. Wang, X. Hu, "Size-dependent capacitance study on InGaN-based micro-light-emitting diodes", J. Appl. Phys. 116, 044512 (2014).
- [7] Y. Cai, J. I. H. Haggar, C. Zhu, P. Feng, J. Bai, T. Wang, "Direct Epitaxial Approach to Achieve a Monolithic On-Chip Integration of a HEMT and a Single Micro-LED with a High-Modulation Bandwidth", ACS Appl. Electron. Mater. 3, 445 – 450 (2021).
- [8] E. Xie, X. He, M. S. Islim, A. A. Purwita, J. J. D. McKendry, E. Gu, H. Haas, M. D. Dawson, "High-Speed Visible Light Communication Based on a III-Nitride Series-Biased Micro-LED Array" J. Lightwave Technol. 37, 1180 – 1186 (2019).
- [9] J. Grubor, S. C. J. Lee, K.-D. Langer, T. Koonen, J. W. Walewski, "Wireless high-speed data transmission with phosphorescent white-light LEDs", in *Proc. 33rd Eur. Conf. Exhib. Opt. Commun.*, Berlin, Germany, 1 – 2 (2007).
- [10] A. Khalid, G. Cossu, R. Corsini, P. Choudhury, E. Ciaramella, "1-Gb/s Transmission Over a Phosphorescent White LED by Using Rate-Adaptive Discrete Multitone Modulation", IEEE Photonics J. 4, 1465 – 1473 (2012).
- [11] M. S. Islim, R. X. Ferreira, X. He, E. Xie, S. Videv, S. Viola, S. Watson, N. Bamiedakis, R. V. Penty, I. H. White, A. E. Kelly, E. Gu, H. Haas, M. D. Dawson, "Towards 10 Gb/s orthogonal frequency division multiplexing-based visible light communication using a GaN violet micro-LED", Photonics Res. 5, A35 A43 (2017).
- [12] J. Hudgins, G. S. Simin, E. Santi, M. A. Khan, "An Assessment of Wide Bandgap Semiconductors for Power Devices", IEEE Trans. Power Electron. 18, 907 – 914, (2003).
- [13] B. J. Baliga, "Power Semiconductor Figure of Merit for High-Frequency Applications", IEEE Electron Device Lett. 10, 455 – 457 (1989).
- [14] H. Harima, "Properties of GaN and Related Compounds Studied by Means of Raman Scattering", J. Phys. Condens. Matter 14, R967-R993 (2002).
- [15] Y. C. Kong, Y. D. Zheng, C. H. Zhou, S. L. Gu, R. Zhang, P. Han, Y. Shi, R. L. Jiang, "Twodimensional electron gas densities in AlGaN/AlN/GaN heterostructures" Appl. Phys. A 84, 95 – 98 (2006).
- [16] J. W. Chung, W. E. Hoke, E. M. Chumbes, T. Patacios, "AlGaN/GaN HEMT with 300-GHz fmax", IEEE Electron Device Lett. 31, 195 – 197 (2010).
- [17] S. J. Pearton, R. J. Shul, F. Ren, "A Review of Dry Etching of GaN and Related Materials", MRS Internet J. Nitride Semicond. Res. 5, e11 (2000).

- [18] F. Olivier, A. Daami, C. Licitra, F. Templier, "Shockley-Read-Hall and Auger non-radiative recombination in GaN based LEDs: A size effect study", Appl. Phys. Lett. 111, 022104, (2017).
- [19] J. Yin, E. Fathi, H. Z. Siboni, C. Xu, D. Ban, "Efficiency degradation induced by surface defectsassisted tunnelling recombination in GaN/InGaN micro-light-emitting-diodes", Appl. Phys. Lett. 118, 021105 (2021).
- [20] C.-M. Yang, D.-S. Kim, Y. S. Park, J.-H. Lee, Y. S. Lee, J.-H. Lee, "Enhancement in Light Extraction Efficiency of GaN-based Light-Emitting Diodes Using Double Dielectric Surface Passivation", Opt. Photonics J. 2, 185 – 192 (2012).
- [21] M. S. Wong, D. Hwang, A. I. Alhassan, C. Lee, R. Ley, S. Nakamura, S. P. Denbaars, "High efficiency of III-nitride micro-light-emitting diodes by sidewall passivation using atomic layer deposition", Opt. Express 26, 21324 (2018).
- [22] S. S. Konoplev, K. A. Bulashevich, S. Y. Karpov, "From large-size to micro-LEDs: scaling trends revealed by modeling", Phys. Status Solidi A 215, 1700508 (2017).
- [23] K. Zhang, Y. Liu, H.-S. Kwok, Z. Liu, "Investigation of Electrical Properties and Reliability of GaNbased Micro-LEDs", Nanomaterials 10, 689 (2020).
- [24] W. Tian, J. Li, "Size-dependent optical-electrical characteristics of blue GaN/InGaN micro-lightemitting diodes" Appl. Opt. 59, 9225 – 9232 (2020).
- [25] J. Zhu, T. Takahashi, D. Ohori, K. Endo, S. Samukawa, M. Shimizu, X.-L. Wang, "Near-Complete Elimination of Size-Dependent Efficiency Decrease in GaN Micro-Light-Emitting Diodes" Phys. Status Solidi A 216, 1900380 (2019).
- [26] R. T. Ley, J. M. Smith, M. S. Wong, T. Margalith, S. Nakamura, S. P. DenBaars, M. J. Gordon, "Revealing the importance of light extraction efficiency in InGaN/GaN microLEDs via chemical treatment and dielectric passivation", Appl. Phys. Lett. 116, 251104 (2020).
- [27] J. Bai, Y. Cai, P. Feng, P. Fletcher, C. Zhu, Y. Tian, T. Wang, "Ultrasmall, Ultracompact and Ultrahigh Efficient InGaN Micro Light Emitting Diodes (μLEDs) With Narrow Spectral Line Width", ACS Nano 14, 6906 – 6911 (2020).
- [28] S. O. Kasap, "3.7 pn junction Dynamic Resistances and Capacitances" in Optoelectronics and Photonics: Principles and Practices 2<sup>nd</sup> Ed., 227 – 230, 978-0-273-77417-4, Pearson Education Ltd., Edinburgh Gate, Harlow, Essex, England, UK (2013).
- [29] M. Ershov, H. C. Liu, L. Li, M. Buchanan, Z. R. Wasilewski, and A. K. Jonscher, "Negative Capacitance Effect in Semiconductor Devices", IEEE Trans. Electron. Dev. 45, 2196 (1998).
- [30] E.-M. Bourim and J. I. Han, "Size Effect on Negative Capacitance at Forward Bias in InGaN/GaN Multiple Quantum Well-Based Blue LED" Electron. Mater. Lett. 12, 67 – 75 (2016).
# Chapter 5 – Electrical and structural investigation of HEMTs grown in a 2D growth mode

An extensive study has been conducted on a series of AlGaN/GaN high electron mobility transistor (HEMT) samples, grown as (0001) 'c-plane' GaN, using metalorganic vapour phase epitaxy, to investigate the influence of growth modes for GaN buffer layers on device performance. The unintentional doping concentration and screw dislocation density are significantly lower in the samples grown with our special two-dimensional (2D) growth approach, compared to a widely-used two-step method combining the 2D and 3D growth. The GaN buffer layers grown by the 2D growth approach has achieved an unintentional doping density of 2×10<sup>14</sup> cm<sup>-3</sup>, two orders lower than 10<sup>16</sup> cm<sup>-3</sup> of the GaN samples grown using a conventional two-step method. High-frequency capacitance measurements show that the samples with lower unintentional doping densities have lower buffer leakage and higher breakdown limits. This series of samples have attained sub-nA/mm leakages, a high breakdown limit of 2.5 MV/cm, and a saturation current density of about 1.1 A/mm. It indicates that our special 2D growth approach can effectively lessen the unintentional doping in GaN buffer layers, leading to low buffer leakage and high breakdown limits of GaN/AlGaN HEMTs.

# 5.1: Introduction

GaN based band gap semiconductors are alluring for power electronics due to a number of major advantages in comparison with other III-V semiconductors,<sup>1-13</sup> such as the inherently high breakdown electric fields which are disputed to be anywhere between 3 and 3.7 MV/cm, the saturation carrier velocity of  $2.5 \times 10^7$  ms<sup>-1</sup> and the intrinsic electron mobility around 900 – 1250 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at room temperature which can be further be enhanced up to 2100 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> through the formation of an AlGaN/GaN heterostructure leading to high electron mobility transistors (HEMTs).

As a result, research into high electron mobility transistors (HEMT), from the very first inception in III-arsenide material system,<sup>14,15</sup> has been a cornerstone of III-nitride semiconductor material research for high-frequency, high power and high temperature applications.<sup>16-22</sup> In order to maximise the exploitation of the major advantages and maintain a performance faithful to the figure of merit of the material, it is necessary to minimise the buffer leakage of GaN-based HEMTs, one of the fundamental issues that prevent a HEMT structure from naturally excellent electronic performance. It is generally regarded that dislocations lead to formation of unintentional donor/acceptor traps, in particular the resultant deep level traps, <sup>23, 24</sup> providing an effective path for current leakage. <sup>23, 25, 26</sup> However, the relationship between the fundamental issue and a growth mode

is unclear, which is of paramount importance for further improving the electrical properties of the GaN buffer in AlGaN/GaN HEMTs.

It is well-known that a classic two-step growth approach has been widely used for GaN grown on sapphire by using metalorganic vapour phase epitaxy (MOVPE) techniques. This approach consists of the initial deposition of a thin GaN or AIN nucleation layer at a low temperature (LT) and the preparation of a thick GaN buffer layer at a high temperature (HT) prior to the growth of any further device structures. For the two-step growth method, small islands on a nanometre scale initially form as a result of a subsequent annealing process underwent on the LT nucleation layer, followed by a gradual coalescence process. Finally, a flat surface can be obtained. It means that the growth of GaN on sapphire initially follows a three-dimensional (3D) growth mode and then takes a two-dimensional (2D) growth mode. However, it is a great challenge to obtain a semi-insulating GaN buffer layer which is required for GaN electronics by using this two-step approach. <sup>27-29</sup> Very recently, we employed a high-temperature (HT) AIN buffer technique for the growth of an AIGaN/GaN HEMT structure on sapphire, <sup>30-34</sup> demonstrating an extremely low off-state buffer leakage current of down to 1 nA/mm at 1000 V. <sup>35</sup> Unlike the classic two-step growth method, our high-temperature AIN buffer technique leads to a 2D growth mode throughout the whole growth processes. Furthermore, our GaN on sapphire obtained by this 2D growth mode exhibits an extremely narrow full width at half maximum (FWHM) of on-axis X-ray diffraction (XRD) rocking curve along (0002) direction, <sup>31</sup> which implies an extremely low screw dislocation density.

An illustrative diagram is also necessary to discuss how the two methods compare. Figure 5.1 shows an overview of how the two methods are performed using MOCVD.



Figure 5.1: a) The two-step 3D/2D GaN buffer and b) The HT-AIN 2D method.

The two-step method first uses a lower V-III ratio at lower temperature to initiate 3D growth, which results in 3D 'islands' of GaN being formed on a total of 25 nm thick nucleation layer; this is then followed up by increasing the V-III ratio to follow up with a 2D growth coalescence into a full buffer layer. The HT-AIN method, in contrast, uses 2D growth throughout, with the AIN buffer being the nucleation layer and again a 2D overgrowth of GaN.

In this study, a systematic investigation has been carried out a series of HEMT structures grown by using our HT AIN buffer techniques, where the AIN buffer was prepared under different growth conditions. Detailed on-axis and off-axis XRD measurements have been performed on these samples to examine their screw dislocation densities, which has been found to be dependent on the growth conditions, in particular the V/III ratio during the AIN buffer growth. A capacitance-voltage (CV) technique, a powerful non-destructive tool which allows for working acceptably with low doping concentrations, has been employed to assess the unintentional doping densities in the GaN buffer layers in these samples.<sup>36</sup> A combination of both XRD and CV measurements has confirmed that the 2D growth approach leads to a significant reduction in screw dislocation density, which massively reduces the unintentional doping levels in the GaN buffers of our AlGaN/GaN HEMT structures by using the HT AIN buffer technique.

### 5.2: Sample description

In this work, four HEMT samples, which were all grown on c-plane (0001) sapphire substrates using MOVPE, have been studied, labelled Sample A to D. Figure 5.2a schematically illustrates a block diagram of the epitaxial structure for the four HEMT samples. It is worth highlighting that Sample A was grown by a modified two-step method, with a 25 nm GaN nucleation layer grown at 550°C, followed by a HT GaN buffer layer grown at a temperature a little bit lower than usual. The decreased growth temperature of the GaN buffer aims to form a semi-insulating GaN buffer layer by increasing carbon doping for compensation of the unintentional n-type doping. The other three samples, Sample B, C, and D, were all grown by our HT AlN buffer approach, which started with an AlN buffer layer grown at high temperature and followed by a HT GaN buffer layer. The subsequent structure after the 1.5 µm GaN buffer layer is identical for all samples, composed of a 1 nm AlN spacer layer and a 30 nm Alo.2Gao.8N layer, as demonstrated in Figure 5.2a.





# 5.3: Experimental

Table 5.1 shows layer-by-layer growth conditions of the individual samples as a function of temperature, pressure, and the flow rates of precursors. For both the AIN buffer layer and the GaN buffer layer, compared to Sample A, the V/III flow rate ratios of Sample B, C, and D were grown with a much higher V/III flow rate ratios to encourage the 2D growth.

Moreover, the GaN buffer was grown at a higher pressure of 225 Torr for Sample A and Sample B, but at a lower pressure of 175 Torr for Sample C and Sample D. In addition, only for Sample D, the GaN buffer layer was grown at a bit higher temperature. The growth conditions for the aforementioned HEMT structures, a thin GaN layer, an AIN spacer and an Alo.2Gao.8N layer subsequently grown, are all identical for the four samples.

| Sample | Layer            | Temperature | Pressure | NH <sub>3</sub> | TMGa      | TMAI      |
|--------|------------------|-------------|----------|-----------------|-----------|-----------|
|        |                  | [°C]        | [Torr]   | Flow Rate       | Flow Rate | Flow Rate |
|        |                  |             |          | [sccm]          | [sccm]    | [sccm]    |
| Α      | AlGaN Barrier    | 1100        | 75       | 5480            | 12.5      | 30        |
|        | AlN Spacer       | 1100        | 75       | 5480            |           | 30        |
|        | 1.5µm GaN Buffer | 1100        | 225      | 5480            | 65        |           |
|        | 25nm LT GaN      | 550         | 65       | 1900            | 65        |           |
|        | Nucleation Layer |             |          |                 |           |           |
| В      | AlGaN Barrier    | 1110        | 75       | 5480            | 12.5      | 30        |
|        | AlN Spacer       | 1110        | 75       | 5480            |           | 30        |
|        | 1.5µm GaN Buffer | 1110        | 225      | 5480            | 65        |           |
|        | HT-AlN Buffer    | 1180        | 65       | 5480            |           | 180       |
| С      | AlGaN Barrier    | 1108        | 75       | 5480            | 12.5      | 30        |
|        | AlN Spacer       | 1108        | 75       | 5480            |           | 30        |
|        | 1.5µm GaN Buffer | 1108        | 175      | 5480            | 65        |           |
|        | HT-AlN Buffer    | 1180        | 65       | 5480            |           | 180       |
| D      | AlGaN Barrier    | 1130        | 75       | 5480            | 12.5      | 30        |
|        | AlN Spacer       | 1130        | 75       | 5480            |           | 30        |
|        | 1.5µm GaN Buffer | 1130        | 175      | 5480            | 65        |           |
|        | HT-AlN Buffer    | 1180        | 65       | 5480            |           | 180       |

# Table 5.1: The growth parameters of the four samples.

After the growth, circular Ohmic contacts that are the same size and pattern as our Schottky Barrier Diodes are fabricated on the HEMT epi-wafers for investigation on unintentional doping in the GaN buffer layers, as shown in Figure 1b. First, UV photolithography and inductively coupled plasma (ICP) etching were used to expose the main GaN buffer layer all around the sample except the contact sites. Ti/Al/Ni/Au metals with thicknesses of 20/70/20/55 nm were deposited as the Ohmic contact using thermal evaporator. The contacts were then rapidly thermally annealed at 800°C for 30 s in N2 ambient. Next, Si<sub>3</sub>N<sub>4</sub> is deposited using plasma-enhanced chemical vapour deposition (PECVD) for passivation, with the intent of suppressing surface state conduction and parasitic leakage paths. This is important for the purpose of gauging the inherent leakage from the buffer layer. Finally, the Si<sub>3</sub>N<sub>4</sub> on top of the contacts is removed by ICP etching for measurements.

Moreover, HEMT devices are also fabricated on the HEMT epi-wafers as shown in **Figure 5.2c**. The fabrication process is described as below: A 300 nm depth mesa is etched down to define the active region for the HEMT by ICP etching, then the metal stack of Ti/Al/Ni/Au (20/150/30/80 nm) is deposited and then annealed at 800°C for 30 s in N<sub>2</sub> ambient for 30 s in order to form Ohmic contacts for the source and drain of the HEMT. Finally, a Ni/Au (50/150 nm) alloy is deposited in order to form a Schottky gate for the HEMT.

# 5.4: Results and Discussion

In order to obtain the dislocation information, X-ray diffraction (XRD) measurements are performed on the four samples, using a Bruker X-ray diffractometer with a 1.54 Å Cu-K $\alpha$  tube. Figure 5.3a to 5.3d record  $\omega$  rocking curves of the four samples along the (002) lattice axis and along the (102) axis, which can reflect densities of screw and mixed dislocations in the epitaxial samples, respectively.



**Figure 5.3:** XRD measurements along the (002) axis and (102) axis for Sample A (a), Sample B (b), Sample C (c) and Sample D (d), respectively.

Equation 5.1, the Gay-Hirsch-Kelly Equation, originally used for metals, first modified by Dunn and Koch, is used to calculate the dislocation density from the width of each peak for each orientation for GaN XRD measurements, in full widths at half of maximum (FWHM) <sup>37-39</sup>. It is as follows <sup>37</sup>:

$$D_{screw} = \frac{\beta_{(0002)}^2}{4.35b_{screw}^2} \quad D_{edge} = \frac{\beta_{(10\overline{1}2)}^2 - \beta_{(0002)}^2}{4.35b_{edge}^2} \tag{5.1}$$

As for an explanation of the terms,  $D_{screw}$  is the calculated screw dislocation from (002)/(0002) GaN and  $D_{Edge}$  is the calculated edge dislocation from the differential of (102)/(10-12) and (002) GaN.  $\beta$ c and  $\beta$ a are the peak widths for the c-axis (002) and a-axis (102), converted to radians from degrees by multiplying with  $2\pi$  and dividing by 360. The b terms are the Burgers vectors – dislocation vectors that relate to the lattice constants of GaN – equal to 0.3189 nm for edge-type and 0.5185 nm for screw-type dislocations. Once the edge and screw components are calculated from (102) GaN scans, the results are added together to calculate mixed dislocations, whereas (002) GaN results are accepted to be the total screw dislocation density. <sup>37-39</sup>

Table 5.2 shows the corresponding FWHM and calculated dislocation densities. Compared to Sample A, the screw dislocation densities of Sample B, C and D are one order lower, which means that the screw dislocation density is decreased with the 2D growth being enhanced. The mixed dislocation density, however, does not follow a corresponding decrease and is a lot more complicated, suggesting that the edge dislocation density does not follow this trend. Given that the buffer leakage paths are mainly affected by screw dislocations, it implies that the 2D growth is effective in suppressing breakdown limits.

| Sample | (002) GaN<br>FWHM [°] | Screw<br>Dislocation<br>Density [cm <sup>-2</sup> ] | (102) GaN<br>FWHM [°] | Mixed<br>Dislocation<br>Density [cm <sup>-2</sup> ] |
|--------|-----------------------|-----------------------------------------------------|-----------------------|-----------------------------------------------------|
| А      | 0.1599                | 6.7×10 <sup>8</sup>                                 | 0.3005                | 8.6×10 <sup>9</sup>                                 |
| В      | 0.0438                | 5.0×10 <sup>7</sup>                                 | 0.2363                | 5.3×10 <sup>9</sup>                                 |
| С      | 0.0402                | 4.2×10 <sup>7</sup>                                 | 0.1948                | 3.6×10 <sup>9</sup>                                 |
| D      | 0.0296                | 2.3×10 <sup>7</sup>                                 | 0.4429                | 1.9×10 <sup>10</sup>                                |

Table 5.2: XRD measurement data of the four samples and their inferred dislocation densities.

The voltage-current (I-V) characteristics are measured on the four HEMT devices using a Keithley source measure unit, connected to a PC for remote testing and data extraction, and a probe station equipped with an optical microscope. The biases are from -20 V to 20 V. The measurements were conducted on a few devices for each sample to ensure consistency in results. Moreover, the transistor characteristics are measured through two sweeping voltages applied to the gate and drain, of -9 to 1 V and 0 to 10 V, respectively.



Figure 5.4: (a) I-V characteristics of Sample B. (b) Transconductance for a HEMT on Sample B.

Figure 5.4a displays an I-V plot of the device with the highest saturation current, i.e. Sample B. Figure 5.4b demonstrates its corresponding consistent transconductance curve. A high current rating of about 1.1 A/mm is obtained for Sample B. Though there is a report on higher current densities of 1.4 A/mm, it employed intentionally doped barriers and different substrates – SiC to be exact, which has a lower lattice mismatch with GaN than sapphire. <sup>26</sup> It is noted that the record I-V curve is not quite smooth, which could be related to donor traps. These charge traps emerge as ICP etching for isolation of the HEMT mesa, which is small, creates trapping sites, comparable to the LED sidewall damage mentioned in previous Chapters, which cause electrons to be trapped in them in charge/discharge cycles. Nevertheless, a high current density has been obtained in a HEMT device which is achieved through our special 2D growth and without an intentional doping. The only case where a > 2 A/mm current density has been observed on sapphire was with dedicated AlInN ternary alloy barriers which allow for gate modulation up to 2 V VGS with a Schottky contact, lattice matching for overgrowth on GaN and almost the full spontaneous polarisation of AIN for induction of 2DEG charges, and another with 1.43 A/mm where sub-1 µm gate length devices were able to be fabricated using EBL, thus leading to higher density, in addition to Ohmic contact area pre-treatment with SiCl<sub>4</sub> <sup>40, 41</sup>. The strength of our method, however, is the combination of increased breakdown limits with relatively high current density.

The capacitance characteristics are captured on the circular Ohmic structures by a Keysight E4980A LCR (inductance-capacitance-resistance) meter, which is calibrated for an open-circuit prior to measurements. These are performed at 1 MHz to ensure the frequency is large enough to both

reduce series reactances and improve reliability of the results for small-signal frequency of operation. Capacitance data included here is of the parallel equivalent circuit model. Voltage biases of -20 to 0 V have been chosen to roughly correspond to depletion voltage regimes. Equation 5.2 describes the capacitance integration method as follows <sup>42</sup>:

$$n(2D) = \int_{V_T}^{V} \frac{C \, dV}{(qA)} \tag{5.2}$$

Where C is the measured capacitance per point of the devices;  $V_T$  is the lower voltage threshold used to integrate the capacitance data; V is the upper limit (in our case, V = 0); q is the electron charge (1.6×10<sup>-19</sup> C) and A is the active area of the device. Because we have no Schottky contacts, the inter-contact area is used instead. The end result as a 2D charge density can be extrapolated onto a 3D space to give the final result for the calculated unintentional doping concentration per unit volume rather than sheet area.

Figure 5.5a shows a collective of representative capacitances at reverse bias measured from - 20 to 0 V for all the samples. Figure 5.5b displays unintentional doping concentrations which are obtained by integrating the resultant capacitances over the voltage range, using Equation 5.2 and extrapolated into a 3D charge density as described by raising the 2D result to the power of 1.5.



**Figure 5.5:** (a) Capacitance curves obtained for a Schottky Barrier Diode for all devices under negative bias. (b) The inferred unintentional doping curves for the four samples.

Sample A has the highest capacitance, as high as slightly above 1 pF, which corresponds to the highest unintentional doping density. In addition, its increase in capacitance over the given voltage range is also the most significant among these samples, which is an indicator of depletion regime for the unintentional doping. Compared to Sample A, other three samples successively show slower rise in capacitance with the voltage as well as lower starting capacitance. Sample B is on the higher end for starting capacitance and increase in capacitance from depletion region (-20 V) to equilibrium state (0 V bias) compared to Sample C, which shows a lower starting capacitance and a smaller rise when integrated, and Sample D as the lowest of both. Therefore, when the aforementioned capacitance curves are integrated, it is evident that Sample D has the lowest unintentional doping. Sample C higher still, Sample B higher than that and Sample A has the highest unintentional doping.

Though, when zoomed in, the capacitance increase for Sample D within this regime is overshadowed by the instrument's innate noise, the integration method is resilient enough to be able to still calculate the doping density with reasonable accuracy.

Given the samples' growth parameters, a lower buffer growth pressure (Samples C and D have buffers grown at 175 Torr as opposed to 225 for the others) and a higher buffer growth temperature (1130°C for Sample D, versus C, at 1108°C) seems to lead to lower unintentional doping in general. More growth is necessary to establish this hypothesis as a trend, however. It is clear that all of the 2D HT-AIN samples outperform the traditional 3D-2D two-step growth for obtaining a semi-insulating buffer, however.

| Sample | D <sub>screw</sub>  | Calculated                            | Buffer Leakage,   | HEMT Current                   | Breakdown                  |
|--------|---------------------|---------------------------------------|-------------------|--------------------------------|----------------------------|
|        | [cm <sup>-2</sup> ] | Nunintentional<br>[cm <sup>-3</sup> ] | 2 μm@20 V<br>[pA] | Density, Lg = 10<br>μm [mA/mm] | Limit of Buffer<br>[MV/cm] |
| Α      | 6.7×10 <sup>8</sup> | 1.0×10 <sup>16</sup>                  | 1136.4            | 1024                           | 0.25                       |
| В      | 5.0×10 <sup>7</sup> | 1.0×10 <sup>15</sup>                  | 980.9             | 1086                           | 0.6                        |
| С      | 4.2×10 <sup>7</sup> | 5.0×10 <sup>14</sup>                  | 615.0             | 920                            | 1.9                        |
| D      | 2.3×10 <sup>7</sup> | 2.0×10 <sup>14</sup>                  | 41.7              | 582                            | 2.5                        |

Table 5.3: A summary of each sample's performances in five categories: screw dislocation density, calculated unintentional doping concentration, buffer leakage for a 2 μm spacing, maximum saturation current density for a full HEMT device, and breakdown limit of the sample.

Table 5.3 lists the measured performances of the four samples in terms five quantities: Overall calculated unintentional doping concentrations obtained from the contacts' capacitance characteristics; screw dislocation density; buffer leakage current at 20 V; breakdown field limits, <sup>35</sup> and forward saturation current density at  $V_{GS} = 1$  V. It is found that the unintentional doping concentrations of Sample B, C and D are one order or even two orders lower than that of Sample A. It

indicates that the 2D growth efficiently reduces the unintentional doping, which can be further lessened by a lower pressure during the buffer growth. It results in a strong link between the screw dislocation density and the unintentional doping concentration, i.e., the screw dislocation density in the sample is always higher when the doping concentration is higher. It further confirms that screw dislocations lead to formation of unintentional donor/acceptor traps and can be significantly prevented by the 2D growth.

The breakdown measurements were performed on similar buffer Ohmic contact structures separated by 3  $\mu$ m in a special high-voltage permitted laboratory with source measure units with sweeps up to 1000 V. Fluorinert, a trademarked mix of fluorocarbon compounds, has been used to prevent aerial breakdown above 300 V. The end result for the breakdown field was obtained by converting the applied voltage to the field strength and the current to mA/mm. The current densities for full HEMT devices were obtained by dividing the current by the gate length then converting to mA, thus also yielding a result in mA/mm.

Furthermore, as shown in Table 5.3, the samples with lower screw dislocation densities are found to have lower leakages and higher breakdown field limits, such as Sample B, Sample C and Sample D, due to lessened leakage paths and increase of channel off-resistance. Sample D, with the lowest screw dislocation density, has achieved a well-recorded breakdown characteristic of 2.5 MV/cm, exceeding the breakdown limits of even intentionally C-doped buffer structures, which are limited to 2 MV/cm due to deep acceptor traps and the impurities-introduced extra dislocations <sup>35, 43.</sup> In the case of auto C-doping, carbon acts as a deep acceptor for GaN, contributing extra holes at an energy level distant from the valence band of GaN. Therefore, any recombination of holes and electrons that happens during device operation will recombine at these new energy states, thus in effect reducing the effective bandgap of the GaN structure in question, partially negating the increased buffer resistivity from counter-acting the unintentional n-type doping. Meanwhile, impurities such as the aforementioned dopants reduce the breakdown limit due to worsening buffer quality by introducing defects.

However, it is worth mentioning that the samples with lower unintentional doping densities attain lower saturation currents, which is not good for device performance. Though Sample D is the best sample in terms of screw dislocation density, leakage, and breakdown limit, it is also the worst in terms of full device saturation current density. A modulation and delta doping has been reported to be used in c-plane GaN/AlGaN HEMTs to achieve extremely high current densities <sup>26</sup>. It is expected that the modulation doping can be employed to the growth of Sample D to induce both great on-state current densities and low off-state current densities with high breakdown voltage limits. Nevertheless,

in the absence of intentional doping, Sample C offers the best compromise of a good saturation current density and a good performance with high breakdown limit and low leakage.

# 5.5: Conclusion

We have performed a comprehensive study on GaN/AlGaN HEMTs grown with a special 2Dgrowth approach, and made a comparison with a two-step method with a combination of 2D and 3D growth. It is found that the unintentional doping concentrations and screw dislocation densities are significantly lower in the 2D-grown samples compared to the two-step growth method, achieving a very low unintentional doping density of 2×10<sup>14</sup> cm<sup>-3</sup> and a screw dislocation density of 2.3×10<sup>7</sup> cm<sup>-2</sup>. High-frequency capacitance measurements show that the samples grown with the 2D growth approach have much lower buffer leakage and higher breakdown limits, attaining a sub-nA/mm leakage, a high breakdown limit of 2.5 MV/cm, and a saturation current density of about 1.1 A/mm. It indicates that our special 2D-growth approach can effectively lessen the unintentional doping in the GaN buffer layers, leading to GaN/AlGaN HEMTs with low buffer leakage and high breakdown limits.

# 5.6: References

- S. Mandal, M. B. Kanathila, C. D. Pynn, W. Li, J. Gao, T. Margalith, M. A. Laurent, S. Chowdhury, "Observation and discussion of avalanche electroluminescence in GaN p-n diodes offering a breakdown electric field of 3 MV cm-1", Semicond. Sci. Technol. 33, 065013 (2018).
- [2] A. Q. Huang, "New Unipolar Switching Power Device Figures of Merit", IEEE Elect. Dev. Lett. 25, 298 301 (2004).
- J. L. Hudgins, G. S. Simin, E. Santi, M. A. Khan, "An Assessment of Wide Bandgap Semiconductors for Power Devices", IEEE Trans. Power Elect. 18, 907 – 914 (2003).
- [4] V. A. Dimitriev, K. G. Irvine, C. H. Carter, N. I. Kuznetsov, E. V. Kalinina, "Electric breakdown in GaN p-n junctions", Appl. Phys. Lett. 68, 229 – 231 (1996).
- [5] G. Meneghesso, M. Meneghini, E. Zanoni, "Breakdown mechanisms in AlGaN/GaN HEMTs: An overview", Jpn. J. Appl. Phys. 53, 100211 (2014).
- [6] S. Hashimoto, K. Akita, T. Tanabe, H. Nakahata, K. Takeda, H. Amano, "Epitaxial Layers of AlGaN Channel HEMTs on AlN Substrates", SEI Tech. Rev. 71, 83 – 87 (2010).
- T. P. Chow, R. Tyagi, "Wide Bandgap Compound Semiconductors for Superior High-Voltage Unipolar Power Devices", IEEE Trans. Elect. Dev. 41, 1481 – 1483 (1994).
- [8] R. J. Kaplar, A. A. Allerman, A. M. Armstrong, J. J. Wierer, A. J. Fischer, A. G. Baca, J. C. Neely, "Ultra-Wide-Bandgap Semiconductors for Power Electronics", Sandia National Laboratories, Albuquerque (2015).

- [9] Y. Sun, X. Kang, Y. Zheng, J. Lu, X. Tian, K. Wei. H. Wu, W. Wang, X. Liu, G. Zhang, "Review of the Recent Progress on GaN-Based Vertical Power Schottky Barrier Diodes (SBDs)", Electronics 8, 575 (2019).
- [10] H. Harima, "Properties of GaN and related compounds studied by means of Raman scattering", J. Phys. Condens. Matter 14, R967 – R993 (2002).
- [11] K. Sumiyoshi, M. Okada, M. Ueno, M. Kiyama, T. Nakamura, "Low On-Resistance High Breakdown Voltage GaN Diodes on Low Dislocation Density GaN Substrates", SEI Tech. Rev. 77, 113 – 117 (2013).
- [12] A. M. Ozbek, B. J. Baliga, "Planar Nearly Ideal Edge-Termination Technique for GaN Devices", IEEE Electron Device Lett. 32, 300 – 302 (2011).
- [13] Y. C. Kong, Y. D. Zheng, C. H. Zhou, S. L. Gu, R. Zhang, P. Han, Y. Shi, R. L. Jiang, "Twodimensional electron gas densities in AlGaN/AIN/GaN heterostructures", Appl. Phys. A 84, 95 – 98 (2006).
- [14] T, Mimura, "The Early History of the High Electron Mobility Transistor (HEMT)", IEEE Trans. Microwave Theories and Tech. 50, 780 – 782 (2002).
- [15] P. M Smith, P. C. Chao, K. H. G. Duh, L. F. Lester, B. R. Lee, J. M. Balingall, "Advances in HEMT Technology and Applications", IEEE MTT-S Digest S-2, 749 – 752 (1987).
- [16] F. Medjdoub, N. Herbecq, A. Linge, M. Zegaoui, "High frequency high breakdown voltage GaN transistors", IEEE International Electron Devices Meeting (IEDM) IEDM15, 217 – 220 (2015).
- [17] J. W. Chung, W. E. Hoke, E. M. Chumbes, T. Palacios, "AlGaN/GaN HEMT With 300-GHz fmax", IEEE Elect. Dev. Lett. 31, 195 – 197 (2010).
- [18] M. Rodriguez, Y. Zhang, D. Maksimović, "High-Frequency PWM Buck Converters Using GaN-on-SiC HEMTs", IEEE Trans. Power Elect. 29, 2462 – 2473 (2014).
- [19] Y.-F. Wu, D. Kapolnek, J. P. Ibbetson, P. Parikh, B. P. Keller, U. K. Mishra, "Very-High Power Density AlGaN/GaN HEMTs", IEEE Trans. Elec. Dev. 48, 586 – 590 (2001).
- [20] Y. C. Lin, S. H. Chen, P. H. Lee, K. H. Lai, T. Huang, E. Y. Chang, H. -T Hsu, "Gallium Nitride (GaN)
  High-Electron-Mobility Transistors with Thick Copper Metallization Featuring a Power Density of
  8.2 W/mm for Ka-Band Applications", Micromachines 11, 222 (2020).
- [21] X. Li, M. V. Hove, M. Zhao, K. Geens, V.-P. Lempinen, J. Sormunen, G. Groeseneken, S. Decoutere, "200 V Enhancement-Mode p-GaN HEMTs Fabricated on 200 mm GaN-on-SOI with Trench Isolation for Monolithic Integration", IEEE Elect. Dev. Lett. 38, 918 921 (2017).
- [22] M. M. Wong, U. Chowdhury, D. Sicault, D. T. Becher, J. C. Denyszyn, T. G. Zhu, M. Feng, R. D. Dupuis, "Delta-doped AlGaN/AIN/GaN microwave HFETs grown by metalorganic chemical vapour deposition", Elect. Lett. 38, 428 429 (2002).

- [23] J. Wang, H. You, H. Guo, J. Xue, G. Yang, D. Chen, B. Liu, H. Lu, R. Zhang, Y. Zheng, "Do all screw dislocations cause leakage in GaN-based devices?", Appl. Phys. Lett. 116, 062104 (2020).
- [24] C. Zhou, Q. Jiang, S. Huang, K. J. Chen. "Vertical Leakage/Breakdown Mechanisms in AlGaN/GaN-on-Si Devices", IEEE Electron Device Lett. 33, 1132 – 1134 (2012).
- [25] S. Usami, Y. Ando, A. Tanaka, K. Nagamatsu, M. Deki, M. Kushimoto, S. Nitta, Y. Honda, H. Amano, Y. Sugawara, Y.-Z. Yao, Y. Ishikawa, "Correlation between dislocations and leakage current of p-n diodes on a free-standing GaN substrate", Appl. Phys. Lett. 112, 182106 (2018).
- [26] J. W. P. Hsu, M. J. Manfra, R. J. Molnar, B. Heying, J. S Speck, "Direct imaging of reverse-bias leakage through pure screw dislocations in GaN films grown by molecular beam epitaxy on GaN templates", Appl. Phys. Lett. 81, 79 – 81 (2002).
- [27] I. B. Rowena, S. L. Selvaraj, T. Egawa, "Buffer Thickness Contribution to Suppress Vertical Leakage Current with High Breakdown Field (2.3 MV/cm) for GaN on Si.", IEEE Electron Device Lett. 32, 1534–1536 (2011).
- [28] H. Tang, J. B. Webb, J. A. Bardwell, S. Raymond, J. Salzman, C. Uzan-Saguy, "Properties of Carbon-doped GaN". Appl. Phys. Lett. 78, 757–759 (2001).
- [29] J. T. Chen, U. Forsberg, E. Janzen, "Impact of Residual Carbon on Two-dimensional Electron Gas Properties in AlxGa1-xN/GaN Heterostructure". Appl. Phys. Lett. 102, 193506 (2013).
- [30] T. Wang, J. Bai, P. J. Parbrook, A. G. Cullis, "Air-bridged Lateral Growth of an Al0.98Ga0.02N Layer by Introduction of Porosity in an AlN Buffer.", Appl. Phys. Lett. 87, 151906 (2005).
- [31] J. Bai, T. Wang, P. J. Parbrook, K. B. Lee, A. G. Cullis, "A Study of Dislocations in AlN and GaN Films Grown on Sapphire Substrates.", J. Cryst. Growth 282, 290–296 (2005).
- [32] Q. Wang, T. Wang, J. Bai, A. G. Cullis, P. J. Parbrook, F. Ranalli, "Growth and Optical Investigation of Self-assembled InGaN Quantum Dots on a GaN Surface Using a High Temperature AIN Buffer.", J. Appl. Phys. 103, 123522 (2008).
- [33] Q. Wang, Y. P. Gong, J. F. Zhang, J. Bai, F. Ranalli, T. Wang, "Stimulated Emission at 340 nm from AlGaN Multiple Quantum Wells Grown Using High Temperature AlN Buffer Technologies on Sapphire.", Appl. Phys. Lett. 95, 161904 (2009).
- [34] S. C. Davies, D. J. Mowbray, Q. Wang, F. Ranalli, T. Wang, "Influence of Crystal Quality of Underlying GaN Buffer on the Formation and Optical properties of InGaN/GaN Quantum Dots.", Appl. Phys. Lett. 95, 101909 (2009).
- [35] S. Jiang, Y. Cai, P. Feng, S. Shen, X. Zhao, P. Fletcher, V. Esendag, K. B. Lee, T. Wang, "Exploring an Approach toward the Intrinsic Limits of GaN Electronics", ACS Appl. Mater. Interfaces 12, 12949–12954 (2020).

- [36] M. Cristea, "Capacitance-voltage profiling techniques for Characterization of Semiconductor Materials and Devices", Emerging Trends in Electrical, Electronics & Instrumentation Engineering: An International Journal (EEIEJ) 1, 29 – 38 (2014).
- [37] H.P. Lee, J. Perozek, L. D. Rosario, C. Bayram, "Investigation of AlGaN/GaN high electron mobility transistor structures on 200-mm silicon (111) substrates employing different buffer layer configurations", Sci. Rep. 6, 37588 (2016).
- [38] M. A. Moram, M. E. Vickers, "X-ray diffraction of III-nitrides", Rep. Prog. Phys 72, 036502 (2009).
- [39] T. Metzger, R. Höpler, E. Born, O. Ambacher, M. Stutzmann, R. Stömmer, M. Schuster, H. Göbel,
  S. Christiansen, M. Albrecht, H. P. Strunk, "Defect structure of epitaxial GaN films determined by transmission electron microscopy and triple-axis X-ray diffractometry", Phil. Mag. A 77, 1013 – 1025 (1998).
- [40] F. Medjoub, J. F. Carlin, M. Gonschorek, E. Feltin, M. A. Py, N. Grandjean, E. Kohn, "Above 2 A/mm Drain Current Density of GaN HEMTs Grown on Sapphire", Intern. J. High Speed Electr. Sys., 17, 91 – 95 (2011).
- [41] V. Kumar, A. Kuliev, R. Schwindt, M. Muir, G. Simin, J. Yang, M. Asif Khan, I. Adesida, "High performance 0.25 μm gate-length AlGaN/GaN HEMTs on sapphire with power density of over 4.5 W/mm at 20 GHz", Solid State Electr. 47, 1577 – 1580 (2003).
- [42] Z. Jian-Zhi, L. Zhao-Jun, T. D. Corrigan, Z. Yu, L. Yuan-Jie, L. Wu, W. Zhan-Guo, C. Hong,
  "Determination of the relative permittivity of the AlGaN barrier layer in strained AlGaN/GaN heterostructures", Chinese Phys. B 18, 3980 (2009).
- [43] N. Ikeda, Y. Niiyama, H. Kambayashi, Y. Sato, T. Nomura, S. Kato, S. Yoshida, "GaN Power Transistors on Si Substrates for Switching Applications", Proc. IEEE 98, 1151 – 1161 (2010).

# Chapter 6 – Electrical investigation of non-polar HEMTs on r-plane sapphire

The non-polar planes of III-Nitride semiconductors are of particular intrigue due to their inherent suppression of QCSE (Quantum Confined Stark Effect), displaying much ambition for monolithic integration of photonics and power electronics, with the premise of eliminating greenyellow wavelength shift and not being constrained to spontaneous polarisation for inducing 2DEG, thus allowing for varying gate modulation. On sapphire, one reliable, lower cost and higher yield way compared to freestanding non-polar GaN substrates, to grow orientationally-consistent wafers, is by using a-plane (11-20) GaN growth on r-plane (10-12) sapphire. a-plane GaN is non-polar, meaning it has no inherent spontaneous polarisation (P<sub>SP</sub>), unlike c-plane, which has the full value of P<sub>SP</sub> for GaN and thus is considered polar. A set of such samples were grown using MOVPE (Metalorganic Vapour Phase Epitaxy). Our samples of interest grown in this way have crystal qualities at slightly greater than 1300 arcsec and electron mobilities between 7 and 76 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> leading to current densities of 30 to 65 mA/mm for the successfully gate-modulated samples.

Experimentation with the application of quantum mechanics, bandgap engineering and different epitaxial parameters to confine and improve the mobility of 2DEG electrons in non-polar aplane GaN/AlGaN HEMTs on r-plane sapphire, yields potential paths of improvement on the platform as well as tangible improvements that have already been recorded such as increased electron mobility of 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. While this planar combination is usually limited to an electron mobility of 46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> due to sample quality, our application of the principles of a quantum well as the main GaN channel has increased that all the way up to 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> according to Hall Effect measurements. Our simulations, as well as measurements, also provide a guideline for optimising Al percentage, barrier thickness and general epitaxial structure for this type of HEMT to provide decent performance.

# 6.1: Introduction

High Electron Mobility Transistors (HEMT) have been a focal point of many works of research on Group III-Nitride (GaN/AlGaN/AlN/InGaN...) devices in the last couple of decades due to several qualities of the material set and heterojunctional transistor technology that lend themselves to effective usage with high-frequency and EM emission/power integrated systems. These include: A high breakdown electric field and saturation electron velocity owing to the material capabilities; better current density performance and mobility compared to their silicon-based peers (while intrinsic silicon has acceptable mobility, polycrystalline silicon growth and reliance on doping at all device layers both produce carrier scattering), versatility with power and EM applications, relatively low degree of breakdown condition power loss (indicative by its high Baliga figure of merit) and greater physical resilience thanks to the material's Young's modulus <sup>1–5</sup>. Indeed, the use of AlGaN/GaN HEMT devices in a microwave frequency engineering context are prevalent, with one particular example demonstrating gain even up to 300 GHz. The increasingly widespread use of III-nitrides in visible light and power systems is also expected to spearhead further advances in the nascent Li-Fi technology, with already-existent communications modulation protocols under experimentation, unlike their more mature arsenide counterparts, which, while attractive for their exceptional mobility, only emit in the mid-infrared range. <sup>6–8</sup>

Most of existing examples of successful HEMT technology use the fully-polar c-plane of GaN, and the reasons are manifold: Growth is easier since the sapphire substrates used are already in this orientation by default as well as growth on similarly-hexagonal SiC; the spontaneous polarisation causes a built-in energy band bias that generates an innate build-up of charges, thus eliminating the need for doping; easy compensation of thermal expansion and a low lattice mismatch; acceptable performance through transfer onto a silicon substrate and so on. Ever increasingly, however, it is becoming evident that research into non-polar GaN is relevant because of spontaneous polarisation's effect on EM wave-related performance droop, especially for green light, which is a well-documented drawback caused by QCSE. <sup>9–12</sup> One such demonstration of why non-polar GaN helps suppress QCSE may be found in Chapter 2 as Figure 2.20.

GaN, but especially in the c-plane orientation or other fully polar planes, also struggles to achieve normally-off enhancement mode operation so transistors from it are often cleverly combined with existing normally off 'switches'; in the form of a silicon transistor driving the GaN-based HEMT, and from another power device standpoint, fully polar (Al)GaN is prone to a phenomenon called current collapse, courtesy of trapped charges in a small-signal AC field whose alternating flow is distorted by polarisation, negatively impacting AC saturation current.<sup>9–12</sup>

The obvious solution then, in the confines of stable Wurtzite GaN, is the use of semi- and nonpolar III-Nitride planes for use in integration. Non-polar GaN/AlGaN HEMTs are in a relatively early stage of their development – the few select successful examples use off-cut freestanding m-plane (10-10) or freestanding a-plane GaN substrates as this yields the highest crystal quality possible. Current densities of up to 340 mA/mm on freestanding m-plane GaN substrates <sup>13</sup> have been previously attained. However, this is expensive and difficult to reproduce on a large scale, especially since the freestanding substrates themselves are expensive to produce even before considering overgrowth, so a less costly procedure involves the use of sawn-off sapphire substrates in the r-plane orientation with a-plane GaN overgrowth. This in contrast yields more of a biaxial orthorhombic strain and dislocation

111

problem, which may be remedied with multi-stage layer and temperature engineering, and certain device-level adjustments. <sup>13-17</sup>

This crystal quality-related drawback is the main reason why a-plane GaN on r-plane sapphire does not see much use in commercial applications and is relegated to mainly a research role. Firstly, electron mobilities rarely exceed 46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> for HEMTs. Secondly, unlike with fully-polar III-Nitride-based HEMTs, which have an almost constant sheet carrier density between several times 10<sup>12</sup> to 2×10<sup>13</sup> cm<sup>-2</sup>, with non-polar HEMT structures, there is a trade-off between using high concentrations of modulation or delta doping for high sheet carrier density and charge carrier surplus scattering, which has a knock-on effect for electron mobility, so not over-doping or under-doping the HEMT layers is important <sup>18</sup>. This is due to a double effect of excessive dopants (mainly Si) causing parasitic 3D growth <sup>19</sup> and carrier-to-carrier scattering being significant, though carefully adjusting the silane or disilane flow rate can help with off-axis edge dislocations <sup>20</sup>. AlGaN Si dopant efficiency is higher than GaN for this plane, which is an advantage thanks to AlGaN being used as a barrier material <sup>20, 21</sup>. Labour-intensive patterned coalescent GaN overgrowth can achieve FWHM ratings of 250 arcsec, but is not practical on a large scale. <sup>22, 23</sup> Regardless, this makes a-plane GaN on r-plane sapphire promising for future non-polar HEMTs and integrated power/illumination devices.

Figure 6.2 is an illustration of the differences between modulation and delta doping simplified. Modulation doping has a moderate-to-thick barrier doped with donors for extra electron introduction into the transistor epitaxial structure, with the objective of separating the doped region from the actual channel. Delta doping has a very thin, almost infinitesimally small but ideally strongly doped barrier sandwiched in between two further barriers, named so because it closely resembles a Fermi-Dirac delta function.



Figure 6.1: a) Modulation and b) Delta doping.

Thus, in this piece of work, we have conducted a comprehensive study of a range of different epitaxial growth templates and conditions using non-patterned a-plane GaN HEMTs on r-plane sapphire; from whose I-V and X-ray characterisation a set of conclusions about the current limitations of the aforementioned non-polar platform are to be reached.

# 6.2: Description of (11-20) Non-Polar GaN/AlGaN HEMT Templates

A range of samples, labelled Samples A-L, have been grown and characterised according to their electronic and other physical characteristics. All of the samples use a similar buffer growth system atop a nucleation layer of 300 nm AIN, but their follow-up layers, including actual buffer composition or single/dual layered growth, are different.

The growth process consists of a multi-stage MOVPE deposition on a sapphire substrate, sawn off to give an r-plane (1-102) termination and then growth of GaN is initialised on this end via the aforementioned AlN nucleation layer, giving the final buffer an a-plane (11-20) orientation. Afterwards, the successive layers are grown on this buffer across all of the templates, with disilane  $(Si_2H_6)$  flow for n-type doped layers,  $(Ga(CH_3)_3)$  in all cases and trimethylaluminium  $(Al(CH_3)_3)$  for AlN. Overgrown layers have a higher V-III ratio to encourage 2D growth on buffers. The full growth conditions and descriptions for each sample's course and aim of growth may be seen in Appendix B. Sample growth philosophies will still be given here, however, for the sake of cohesion within the Chapter.

The samples will be arranged in three sub-groups for the sake of organisation of results and discussion; the original set of modulation-doped samples with a doped AlGaN barrier, and GaN buffer overlaid directly on a HT-AIN buffer in a similar vein to Chapter 5; a series of samples with a secondary GaN buffer overgrown on a base of CMP-polished main buffer, whose composition will also be described, and a third set of newer-generation experimental samples with thick and thin barriers, and a quantum well channel. All samples apart from Sample K also have a HT-GaN layer that constitutes an AlGaN growth facilitator function, on top of usually being the channel layer itself.

# 6.2.1: Group 1: Classical Modulation Doped Samples, A to D

This group of samples consists of the original modulation doping ideas, as demonstrated in Figure 6.2a. All of these samples have a buffer thickness of 500 nm, with a V-III ratio that initially encourages 3D growth for the buffer, with remaining layers being grown in 2D.

Sample A is grown in a 'traditional' HEMT epitaxial layer stack fashion; a thin n-GaN cap, a doped barrier layer of AlGaN, and a 'high-temperature' thin layer of GaN for 2DEG build-up, to be induced by the barrier doping, atop a thick a-plane GaN buffer.

Sample B is a modulation-doped triple stack, consisting of a 10 nm doped layer of AlGaN sandwiched in between a thicker unintentionally-doped AlGaN cap and a thinner unintentionally-doped AlGaN 'spacer', intended to spatially separate the doped region from the GaN layer just atop an a-plane buffer. The principal idea behind this sample is that, in theory, by using a thicker cap, the backwards leakage towards the contact metals would be reduced; the spacer is kept a little thicker than usual with the aim of preventing surface state-related leakage and the barrier is kept reasonably thin to allow enough of a charge depletion into the HT-GaN layer, but also thin enough to allow for gate modulation.

Sample C is another of the modulation-doped samples, but with a much thinner cap and spacer intended to allow for better charge tunnelling from the central barrier into the HT-GaN layer while a thick barrier allows for a greater amount of charge accumulation within the barrier itself, to be depleted into it. The dopant flow rate (and therefore the doping concentration) and buffer/nucleation/substrate composition remains identical to the previous two samples.

Sample D is a hybrid modulation-doped sample not too dissimilar to Sample C, with the simple addition of a thin u-doped GaN cap to present smaller electro-potential barrier with especially Schottky contacts and u-doped GaN is still a good match for Ohmic contact metals, which in theory should improve the sample's gate modulatability and gate leakage.

|                                                                                                                                                                                                                | 13 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2 nm n-GaN                                                                                                                                                                                                     | 10 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>3 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                |  |
| 25 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                  |                                                                                                                                                                                                                              |  |
| 25 nm HT-GaN                                                                                                                                                                                                   | 25 nm HT-GaN                                                                                                                                                                                                                 |  |
| a-plane GaN buffer                                                                                                                                                                                             | a-plane GaN buffer                                                                                                                                                                                                           |  |
| HT-AIN Nucleation Layer                                                                                                                                                                                        | HT-AIN Nucleation Layer                                                                                                                                                                                                      |  |
| r-plane Sapphire                                                                                                                                                                                               | r-plane Sapphire                                                                                                                                                                                                             |  |
| Comple A                                                                                                                                                                                                       | Sample B                                                                                                                                                                                                                     |  |
| Sample A                                                                                                                                                                                                       | Sample B                                                                                                                                                                                                                     |  |
|                                                                                                                                                                                                                | 2 nm u-GaN                                                                                                                                                                                                                   |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                   | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                   |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                  | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                  |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                  | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                  |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN                                                  | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN                                                  |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>a-plane GaN buffer                            | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>a-plane GaN buffer                            |  |
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>a-plane GaN buffer<br>HT-AlN Nucleation Layer | 2 nm u-GaN<br>2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>a-plane GaN buffer<br>HT-AIN Nucleation Layer |  |

#### Sample C

Figure 6.2a: Samples A to D in the 'Classical' category with their epitaxial structures.

Sample D

# 6.2.2: Group 2: Secondary Buffer Samples, E to H

Figure 6.2b shows the collection of the second group of samples with secondary GaN buffers on top of a CMP polished primary a-plane GaN buffer, whose composition is identical to the previous samples. It is reckoned that the secondary GaN buffers would reduce buffer leakage.

Sample E is an iteration on Sample D with a different buffer composition in an attempt to tackle a buffer leakage issue that other non-polar HEMT samples of the same platform face. The secondary overgrown a-plane GaN buffer is also around 500 nm thick and its growth temperature is slightly raised to 1075°C. The secondary buffer is also 3D grown like the first, in an effort to help with its strain characteristics.

Sample F is one of a delta-doped nature. It is only 1 nm of AlGaN as a 'barrier', in between a thick unintentionally-doped AlGaN cap and a medium thickness AlGaN spacer separating it and a thin HT-GaN region. It too, has a dual-phase buffer. The overgrown buffer has slightly adjusted parameters across the board – a longer growth time at a slightly lower temperature and higher pressure, and with the V-III ratio of the aforementioned layer increased – with the hopes of more of a shift towards 2D growth flow rates but keeping a degree of 3D growth for strain adjustment. This secondary buffer is around 1.6 µm thick.

Following the same HEMT epitaxial stack formula as Sample C and the same buffers as sample F, but with a stronger doping in the AlGaN barrier and slightly adjusted cap and spacer thicknesses, Sample G is an attempt at addressing a concern with the previous samples; if their activated doping concentration was not high enough, and if the device current density could be improved still.

In consideration of the idea of an addition of a thin n-GaN cap above an epitaxial structure similar to Sample G, Sample H retains the dual-phase buffer template, but sporting a thicker HT-GaN layer like the earlier samples, also in an effort to find a solution to buffer leakage and HEMT drain leakage respectively. The doping concentration remains identical to G.

115

| 2 nm u-GaN                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                               |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2 nm u- Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                  | 22 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                                 |  |
| 22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                  | 1 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                                  |  |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                   | 2.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                                |  |
| 25 nm HT-GaN                                                                                                                                                                                                                                                   | 8 nm HT-GaN                                                                                                                                                                                                                                                                   |  |
| Secondary GaN buffer                                                                                                                                                                                                                                           | Overgrown GaN buffer                                                                                                                                                                                                                                                          |  |
| a-plane GaN buffer                                                                                                                                                                                                                                             | a-plane GaN buffer                                                                                                                                                                                                                                                            |  |
| HT-AIN Nucleation Layer                                                                                                                                                                                                                                        | HT-AIN Nucleation Layer                                                                                                                                                                                                                                                       |  |
| r-plane Sapphire                                                                                                                                                                                                                                               | r-plane Sapphire                                                                                                                                                                                                                                                              |  |
| Sample E                                                                                                                                                                                                                                                       | Sample F                                                                                                                                                                                                                                                                      |  |
|                                                                                                                                                                                                                                                                | •                                                                                                                                                                                                                                                                             |  |
|                                                                                                                                                                                                                                                                | 2 nm n-GaN                                                                                                                                                                                                                                                                    |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                 | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                                                                  |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                               | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                                                                                |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                             | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N                                                                                                              |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>8 nm HT-GaN                                                                                              | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN                                                                                              |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>8 nm HT-GaN<br>Overgrown GaN buffer                                                                      | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>Overgrown GaN buffer                                                                      |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>8 nm HT-GaN<br>Overgrown GaN buffer<br>a-plane GaN buffer                                                | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>Overgrown GaN buffer<br>a-plane GaN buffer                                                |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>8 nm HT-GaN<br>Overgrown GaN buffer<br>a-plane GaN buffer<br>HT-AlN Nucleation Layer                     | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>Overgrown GaN buffer<br>a-plane GaN buffer<br>HT-AIN Nucleation Layer                     |  |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>8 nm HT-GaN<br>0vergrown GaN buffer<br>a-plane GaN buffer<br>HT-AlN Nucleation Layer<br>r-plane Sapphire | 2 nm n-GaN<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N<br>25 nm HT-GaN<br>Overgrown GaN buffer<br>a-plane GaN buffer<br>HT-AlN Nucleation Layer<br>r-plane Sapphire |  |

Sample G

Sample H

Figure 6.2b: Samples E to H in the Secondary Buffer category.

# 6.2.3: Group 3: New Generation Samples, Thick Barrier/Cap and Quantum Well

Figure 6.2c shows a collection of the 'new generation' samples experimenting with higher doping concentrations (indicated by n+ and n++ respectively), thick barriers, a simulation-optimised thickness of 12 nm and a quantum well idea with 4 nm GaN in between the doped barrier and a secondary pre-buffer barrier. All of these revert back to the singular 500 nm 3D-grown a-plane GaN buffer at the higher pressure used for samples F to H, and a growth temperature tuned down to 1060°C.

Sample I, possessing a very thin cap and spacer surrounding a thick strongly-doped barrier, is also an effort to improve the current density of the devices grown on this set. The thick barrier is theoretically meant to present a greater amount of charges to the transistor channel. It was to be seen whether thick barriers at high doping concentrations mean that most of the charge may not be contained within the intended HT-GaN layer and instead will either leak from the channel or 'short circuit' the drain and source contacts via the barrier itself, which also causes a lack of proper gate modulation of current.

Sample J is a sample of a cap/secondary top-level barrier composition that is a hybrid of the previous attempts – the thin n-GaN cap combined with a thicker AlGaN secondary barrier and a thin spacer encasing a moderately thick, but strongly doped, AlGaN primary barrier. This is the first of the series to have the primary barrier aluminium composition dropped to  $\approx 25\%$  from  $\approx 30\%$ .

Sample K is the quantum well GaN channel sample in question. Using the principle of Sample J but without the top-level GaN cap and in its stead comprising of a buffer barrier encircling a thin HT-GaN layer in between itself and the usual thin spacer, it was to be seen if a 4 nm HT-GaN layer essentially grown into a quantum well would have helped it in terms of 2DEG mobility as well as observing how that would affect the sheet carrier density overall. All AlGaN layers were kept at an alloy percentage of 25% Al.

Sample L is similar to Sample J, but with all AlGaN ratio being  $\approx 25\%$  and a 1 nm GaN cap that is unintentionally-doped. The lack of intentional doping was proposed to reduce source/drain leakage.

|                                                | 1.5 nm n-GaN                                      |  |
|------------------------------------------------|---------------------------------------------------|--|
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N   | 15 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N     |  |
| 26 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N | 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N |  |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N   | 1 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N    |  |
| 25 nm HT-GaN                                   | 25 nm HT-GaN                                      |  |
| a-plane GaN buffer                             | a-plane GaN buffer                                |  |
| HT-AIN Nucleation Layer                        | HT-AIN Nucleation Layer                           |  |
| r-plane Sapphire                               | r-plane Sapphire                                  |  |
|                                                |                                                   |  |

Sample I

Sample J

| 15 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N   | 1 nm u-GaN                                        |  |
|---------------------------------------------------|---------------------------------------------------|--|
| 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N | 15 nm u- Al <sub>0.25</sub> Ga <sub>0.75</sub> N  |  |
| 1 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N    | 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N |  |
| 4 nm HT-GaN                                       | 1 nm u- Al <sub>0.25</sub> Ga <sub>0.75</sub> N   |  |
| 20 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N   | 25 nm HT-GaN                                      |  |
| a-plane GaN buffer                                | a-plane GaN buffer                                |  |
| HT-AIN Nucleation Layer                           | HT-AIN Nucleation Layer                           |  |
| r-plane Sapphire                                  | r-plane Sapphire                                  |  |
|                                                   |                                                   |  |

Sample K

# Sample L

Figure 6.2c: Samples I to L in the Experimental category.

# 6.3: Experimental and simulation methods

# 6.3.1: Fabrication of HEMTs, SBDs, TLM structures and Buffer Contacts

The fabrication of the HEMT devices takes place in a procedure as follows: Each device is isolated with the etching out of a deep mesa after a UV photolithography process to expose all of the buffer except the device area, and an etch depth of about 300 nm through selective epi removal is achieved with the use of ICP-RIE (Inductively Coupled Plasma Reactive Ion Etching). Once the device sites are determined, a second set of process windows are opened through photolithography for the source and drain metals on the device mesa. The process windows are then used to deposit Ti/Al/Ni/Au in a 20 nm/150 nm/50 nm/50 nm ratio in a vacuumed evaporator to form Ohmic contact metals for the drain and source. Once metal deposition takes place, the devices are rapidly thermally annealed (RTA) for optimal Ohmic contact formation, in N<sub>2</sub> ambient for 30 s and at 850 degrees Celsius. The process is repeated for the gate Schottky metal, Ni/Au, in a 50/150 nm ratio. The device is left to cool down before passivation with Si<sub>3</sub>N<sub>4</sub> as a regrown layer via PECVD (Plasma-enhanced Chemical Vapour Deposition). Finally, the extraneous passivation layers on contact sites are removed.

Figure 6.3 shows the test structures used in this work, with top-down view of the TLM structure, a top-down and 3D cross-section view of the SBDs and a top down/3D cross-section view of the HEMTs used, as well as the Schottky pads used for buffer leakage testing.



Figure 6.3: a) A top-down view of the TLM structure; b) A top-down view of the SBD; c) a 3D cross-section of the SBD with a genericised epitaxial structure; d) A top-down view of the HEMTs; e) a 3D cross-section of the HEMTs, genericised and f) a buffer contact structure.

The same process masks for the HEMT devices are also used to mesa isolate Schottky Barrier Diode (SBD) and Transmission Line Measurement (TLM) structures, and deposit both Schottky and Ohmic contacts on the SBD structures and only increasingly spaced Ohmic contacts to gauge Schottky and Ohmic contact effectiveness respectively, with identical metal and passivation thicknesses for each. The buffer leakage structures are simply deposited Ni/Au on two separate mesas.

#### 6.3.2: 1D Schrödinger/Poisson Epitaxial Structure Solver

Special thanks to Michael Grundmann for the BandEng program <sup>24</sup> which has helped with theoretical 1D Schrödinger-Poisson solutions of epitaxial layers to help further our understanding of non-polar HEMT epitaxial stacks.

Generalised variations with Al percentage in the barrier, doping concentration for the GaN cap and the AlGaN barrier were performed using BandEng. The program is pre-equipped with a materials and simulations rules for GaN and AlGaN, which are loaded into the program and the individual layers defined in Ångströms. The simulation precision is 1 Å maximum and 10 Å (1 nm) default; however, 2.5 Å is chosen instead for a compromise between precision and fast simulations.

Sample A is used as a default structure due to resembling the 'traditional' c-plane HEMT structure the most but still having a GaN cap whose thickness is minimal. Even with this stated, the exact epitaxial structures under scrutiny using Sample A as the template will still be re-drawn for clarification purposes and the graphs for Poisson-corrected electron concentration graphs as well as the band diagrams will be re-drawn to clarify those as well.

The Schottky-Mott Rule is then used to set the contact height for metals. Normally, entering the simulation parameters as they are, will make the program assume a neutral contact (0 eV), but by using GaN's electron affinity, for example, on a Ni/Au Schottky contact, will yield 1.1 eV. A properly activated Ti/Al/Ni/Au with Ti<sub>x</sub>N complexes ( $\phi_m$  of 3.74 eV) in contrast will be -0.36 eV in theory and will be the adopted value (though practically it will have a small positive Schottky barrier) <sup>25, 26</sup>.

# 6.4: Results and Discussion

#### 6.4.1: Electrical Characterisation

#### 6.4.1.1: Hall Effect Measurement Results

Table 6.1 shows the summary of Hall Effect measurements on the samples, split into Group 1, Group 2 and Group 3 as elaborated in 6.3.1. For the sake of keeping the table together, these will be clarified in text instead. As many samples as available wafer pieces were allowing were used in these tests. The Hall Effect setup comes pre-equipped with measurement and calculation tools based on van der Pauw principles to obtain sheet resistivity ( $R_{sh}$ ), sheet carrier density ( $n_{sh}$ ) and electron mobility at 300 K ( $\mu_n$ ).

| Sample    | R <sub>sh</sub> | n <sub>Sh</sub>        | μ <sub>n</sub> , 300 K                             |
|-----------|-----------------|------------------------|----------------------------------------------------|
|           | [Ω/sq]          | [cm <sup>-2</sup> ]    | [cm <sup>2</sup> V <sup>-1</sup> s <sup>-1</sup> ] |
| A (Grp 1) | 5220            | 6.40×10 <sup>13</sup>  | 18.697                                             |
| B (Grp 1) | 2662.617        | 1.306×10 <sup>14</sup> | 17.946                                             |
| C (Grp 1) | 757             | 1.921×10 <sup>14</sup> | 42.941                                             |
| G (Grp 2) | 6739            | 1.501×10 <sup>13</sup> | 34.272                                             |
| H (Grp 2) | 1007            | 1.587×10 <sup>14</sup> | 39.061                                             |
| I (Grp 3) | 2784            | 1.39×10 <sup>14</sup>  | 16.150                                             |
| J (Grp 3) | 3348            | 1.98×10 <sup>14</sup>  | 9.401                                              |
| K (Grp 3) | 66210           | 1.234×10 <sup>12</sup> | 76                                                 |
| L (Grp 3) | 3470            | 2.31×10 <sup>14</sup>  | 7.774                                              |



Hall measurements on Ohmic clover leaf contacts were performed at 300 K and with a dualmode (North (N) to South (S) and S to N) magnetic field of a magnitude of 0.556 T. The applied current is 0.1 mA for consistency, but it is more important to observe and interpret the resultant Hall voltages. Hall measurements cannot be taken at face value if the sample has leakage anywhere from the main layer where the device channel is located because charge carriers will move more omnidirectionally, but will nevertheless help in understanding the relationship between doping, sheet density and lateral mobility and how one type of doping scheme will influence the sheet density.

Despite increasing dopant flow rate over the previous samples, interestingly, the sheet density of Sample G remains lower than the rest and with a higher mobility. This could be its source-side leakage, because as to be seen in 6.4.1.4, it has a significant degree of Ohmic contact behaviour with V<sub>DS</sub> even for voltages it is supposed to be pinched off by gate voltage, thus this being one theory for its lack of complete pinch-off, although there may also be dual barrier-channel conduction due to its thickness and doping concentration (bottom/trough of the AlGaN conduction band must be modestly above Fermi level to keep lack of barrier conduction <sup>16</sup>), or the Hall testing contact's relative position on the wafer (as sample quality varies with position on the wafer).

Sample C is the second best for mobility, whose sheet resistivity is nominally the best, and mobility is superior to most the other samples. However, as there is a clear lack of gate modulation as to be seen on Figure 6.3, the most likely explanation is that doping-induced excess electrons from the barrier never tunnel through to the other epitaxial layers. A thinner barrier in this arrangement may lead to gate modulation and good mobility. The best mobility, however, is demonstrated by Sample

K, at 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, the experimental quantum well-style sample, at the expense of higher sheet resistivity. Sample L is over-doped and has an excessively thick AlGaN layer on top of the barrier, which is also reflected in its very low mobility, and having a GaN cap for this architecture is detrimental. The same is also true of Sample J. Sample I has a doped barrier that is too thick, so also has poor mobility and high sheet density.

#### 6.4.1.2: Methodology and Summary of Other Electrical Measurements

The I-V measurements were performed using a probe and microscope bench interconnected with a Keithley 2612B source meter unit, to be able to get the statistics for each individual device. These are coded according to which row and column they occupy in reference to their device die (e.g.: R1C3 being row 1, column 3). The I-V curves cover gate-to-source voltages and drain-to-source voltages of -7 to 1 V and 0 to 10 V respectively. The full I-V curves show that only Samples A, D, E and G demonstrate some form of transistor-like behaviour and the others downwards gate-modulating, in a sense, but otherwise following a linear-like plot without any proper saturation.

Transconductance curves are obtained for Vds = 10 V and Vgs from -7 to 1 V as a measure of relative change in current per unit change in gate voltage and in HEMT devices, which should ideally resemble a bell curve or a similar shape. Right away, we can see that the samples A and E work well, as well as Sample I, if not ideally following this pattern. Sample D seems to transition up and down a lot by gate input but otherwise follow a similar pattern, and Sample G is where it is seen that there is a large negative Gm followed by a small positive peak, then to zero and back upwards, due to the sample's very large transistor-level leakage. The other samples show unstable increases, starting at large negative values too, alluding to their lack of proper gate modulation, and pinching off that can easily be their barriers short-circuiting, except Sample F with almost no current flow at all, due to its thin barrier and exceptionally thick cap.

Transmission Line Measurements are used as a way to determine the Ohmic contact performance of the samples, their usual current flow paths, contact and sheet resistivity and any glaring leakage characteristics. With the exceptions of Sample H, J and K and L on a very short path, all of them have linear TLM patterns, meaning most of their limiting factor must be coming from the epitaxial structure and the Schottky contacts, and thus their vertical, not lateral, electron movement that is the limiting factor. Sample H behaves in a pseudo-Schottky manner (could be a post-process effect or Fermi-pinning on the Ohmic contacts due to its GaN cap) and Samples J and K have large source-side leakages, J being on the larger side as similar to H it has a GaN cap. These results also suggest the possibility of over-doping. To get a complete picture of transistor behaviour, individual Schottky contact testing is necessary, as the combination of Schottky and Ohmic regions of the channel make up complete transistor behaviour with depletion and accumulation regions. -20 V to 10 V are the voltages used for the devices as they cover the reverse and forward bias behaviour in standard operation. Sample A does well and so do Samples D, E and G, to an extent. D is the best thanks to the unintentionally-doped GaN cap. Given Sample G's otherwise well-conforming Schottky tests (apart from one cell) on top of its normal, linear Ohmic operation, its problem is further confirmed to be not down to the cap layer in isolation, nor the buffer.

Sample B does well in terms of device leakage performance, but its forward current does not increase exponentially as according to Shockley's Equation. Sample C, operates in both large reverse voltages in a roughly linear regime and exponentially in forward voltages, further contributing to the idea of its barrier short-circuiting. Sample F doesn't scale well with increased voltage and Sample H suffers a similar issue to that of Sample C, with the exception of its current not increasing with as large of an exponential factor as it due to its GaN cap on top of a secondary barrier.

Buffer leakages were also measured across two metal pads, using Schottky contacts, deposited via etching 300 nm down into the GaN buffer to measure the current flow at this level down the epitaxial structure. The pads are separated by 270  $\mu$ m. The measurements are between 0 and 20 V due to equipment and safety limitations, and also because this covers the usual operational voltages of the devices.

Samples A, D, F and G have their leakages in the nano or even several hundred picoamp sort of range, yet again confirming that leakage in Sample G must come from the top-level epitaxial structure, likely the balance between the thick doped barrier and thin cap, and not the buffer nor contacts, making buffer leakage a non-issue. Sample E's leakage is significant, but not enough to influence the device operation as it is still in the microamps. Samples B, C and H do have strong leakage in the several hundred  $\mu$ A or even mA range however. Sample B and C's leakages cannot be explained by crystal quality alone due to similar FWHM values, as on Table 6.2, to Sample G. The dual buffer formula does seem to lead to significant improvements in leakage characteristics.

#### 6.4.1.3: Group 1 Results

This section explores the detailed device characteristics of Group 1 to hopefully shed some light on the results for the samples within Group 1 and explain the performances of each device group in reference to their epitaxial structures.

#### **HEMT Device I-V Curves**

The I-V curves of Group 1 devices, as seen in Figure 6.4, can reveal some important results relating to the epitaxial structures of the Samples, and also in relation to their optimisation. Both Samples A and D have thin GaN caps, one n-doped and one u-doped, and both samples have 25 nm AlGaN layers in total, with all 25 nm of A being n-doped and 22 nm for Sample D being n-doped, with 2 nm as a pre-cap barrier and 1 nm spacer.



Figure 6.4 a) to h): The fabricated HEMT devices and the I-V curves of Samples A to D.

Samples B and C do not gate modulate at these test voltages in a manner expected of transistors, but rather purely Ohmic behaviour just translated downwards every unit of V<sub>GS</sub>, likely alluding to their AlGaN caps, as a Schottky contact to AlGaN will have a higher barrier height. At this barrier thickness and doping, it is likely that charge depletion does make the band cross over the Fermi level 'prematurely' by barrier length, thus leading to barrier conduction. A thinner AlGaN barrier and cap may work.

#### **HEMT Device Transconductances**

Figure 6.5 is a collection of the transconductance measurement results of Group 1. It is quite clear from these results that Samples A and D get fairly close to the expected 'bell' shape for this curve, where they peak at a given  $V_{GS}$  point, for a fixed  $V_{DS}$ . Samples B and C have large negative transconductances that show unstable increases, alluding to not only improper gate modulation, but also significant barrier level conduction. Sample B's 3 nm spacer and 13 nm barrier may be too thick.



Figure 6.5: a) to d) Transconductance curves of samples A to D.

Moreover, it is evident that Sample C has significant barrier leakage from the oscillating increases in gm and decreasing lds with increasing Vgs. The interesting part is Figure 6.6d, where the pattern resembles a more oscillating and translated version of Sample A's. Given its otherwise similar composition to Sample A, except replacing the n-GaN cap with a u-GaN one and instead of the entire barrier being doped, it has a 2 nm cap spacer and a 1 nm primary spacer, it is possible one of the two works against the Sample, but still displaying proper gate modulation.

#### **TLM Device I-V Plots**

The TLM data should show the purely Ohmic contact characteristics of each of the sample in this group. If increasing Ohmic distancing starts to lead to a less-than-linear result, then this indicates that the sheet charges may be improperly induced. Sample A works well as expected, but so does Sample B, meaning that the problem for Sample B is mainly the lack of proper Schottky gate modulation. Sample C is where the linearity starts to break and there is a very sharp increase in observed current from 4 to 2  $\mu$ m spacing, and a moderately sharp increase from 8 to 4  $\mu$ m. Since it behaves fairly normally as the distancing increases, this may be as a result of the contact resistivity between the contact and the semiconductor, rather than the sheet resistivity of the semiconductor itself. Sample D has a much less prominent version of this as according to the data.





Figure 6.6 a) to h): The TLM structure cross-sections and TLM plots for Samples A to D.

#### **SBD Device I-V Curves**

Figure 6.7 shows the Schottky Barrier Diode test for the Samples A to D in order to show how the Schottky contact performs and to ascertain where the gate modulation problems arise from, sometimes from multiple locations on the wafer, using a row/column system based on the device die. Sample A performs well outside of the fourth row; it was therefore established that this part of the wafer was just leakier than general since transconductance measurements seem to imply that this sample does not suffer from major source leakage. Sample B also holds up, except that forward biases do not seem to generate an exponential increase in line with Shockley's Equation. Sample C is very leaky throughout,  $\approx$  30 mA for both large positive and negative biases, which partly explains its lack of gate modulation. Sample D behaves mostly as expected from a Schottky Barrier Diode, very similarly to 3/5 devices on Sample A.





Figure 6.7 a) to h) Schottky Barrier Diodes and their I-V plots for Samples A to D.

# **Buffer Leakage Structure I-V Curves**

Finally, for each group, the buffer leakage will be analysed, as this is one final part of the total device leakage that can skew the results of samples that would normally work well as HEMT devices, since, the Ohmic contacts are entrenched deep enough to extend to the buffer and also some of the channel charges may leak into the buffer. Samples A and D perform well, with leakages in the 10s of nA or even 100 pA range. Sample B is quite leaky, despite similar buffer formula to the samples in this group. Sample C is also leaky in the buffer, which may partially explain the different results observed with Sample G in Group 2, which in theory should behave similarly to these two.



Figure 6.8 a) to d): Buffer leakage results for Group 1.

6.4.1.4: Group 2 Results

#### **HEMT Device I-V Curves**

In summary, samples E and G show clear gate modulation but not complete channel pinching off at the expected voltage ranges, whereas F and H do not show any transistor behaviour at all, instead just translated Ohmic contact behaviour. We believe, at least with the archetype of samples that principally demonstrate a linear I-V plot instead of the transistor behaviour, there are significant levels of barrier short-circuiting going on, so most of the free charge carriers flow through the presumed barrier, which is certainly not an impossibility if the activated doping concentration exceeds the order of a couple times 10<sup>19</sup> per cm<sup>3</sup> as per 6.4.3 simulations; whereas delta doping as with Sample F simply does not work at the dopant flow rate for the sample, producing the worst result for both [lack of] gate modulation and current density. There is simply not enough charge depletion with such a thin barrier at moderate doping concentrations.
Sample G is a curious case as at the doping concentrations and given its doping scheme (with increased doping too), it should demonstrate similar behaviour to samples B, C, F and H. It is believed, given its relatively high two-dimensional leakage – both towards the source and the drain at certain gate voltage values – but otherwise decent transistor curve caused by a degree of pinch off, the reason that it gate-modulates is that the cap is thin enough and potentially high enough due to the Al composition, to present a high enough barrier of entry for electrons, which translates to a greater degree of electron confinement in the intended GaN channel layer – all other similar samples had either excessively thick caps or imbalance in spacers. Its thinner HT-GaN layer should not factor into the surface 2DEG density. Its complete set of results including buffer leakage should help shed some light on the difference it has with similar samples.





Figure 6.9 a) to h): Cross-sections and performances of Group 2 HEMTs.



**HEMT Device Transconductances** 

Figure 6.10 a) to d): HEMT Transconductance results for Group 2.

Figure 6.10 shows a collection of transconductance curves for Group 2. Sample E's gm curve is exactly as one would expect, with a slight caveat of a negative trough at Vgs = -7 V. Sample F shows almost exactly the opposite behaviour to a transistor in terms of its gm curve. Sample G is pretty much as expected up until -4 V, where it has a slight peak and then it decreases into the negatives. Sample H is negative throughout, akin to a smoother version of Sample B results. Therefore, one can ascertain that the likely reason for Sample E and G leakage is from either the barrier or parasitic charge leakage during gate voltage decreases towards the would-be pinch-off point instead of the intended 2DEG.



### **TLM Device I-V Plots**

Figure 6.11 a) to h): TLM structure cross-section and results for Group 2.

Figure 6.11 shows a collection of TLM plots for Group 2. In general, this group maintains its linear Ohmic performance over the course of contacts spaced by a factor of 2. The only exception is Sample H, which tends towards a dual pseudo-Schottky conduction style the closer the contacts get. This cannot be explained by a small positive Schottky barrier when contacted by AlGaN either, because none of the other samples which have AlGaN show this behaviour. The likely reason may be buffer leakage, or conduction via the n-GaN cap and barrier with increased doping.

### **SBD Device I-V Curves**

Figure 6.12 shows a collection of SBD plots and structures for Group 2.



Figure 6.12 a) to h): SBD structure cross-sections and results for Group 2.

To begin, Sample F does show a pattern close to what is expected, but is far eclipsed in terms of current by the others. Sample E's results are fairly leaky both for positive and negative voltages applied, except the first row and column of the device dice where it is normal. Sample G's SBDs work as expected except the first column of the fifth row, as this must be a leakier part of the wafer compared to for example the centre. Sample H shows a fairly large leak at negative voltages.

### **Buffer Leakage Structure I-V Curves**

Figure 6.13 shows buffer leakages for Group 2.



Figure 6.13: a) to d): Buffer leakage results for Group 2.

Compared to their Group 1 equivalents Sample B and C, Samples E and H show a remarkable 2 orders of magnitude improvement in their buffer leakage, but other than that, a clear pattern cannot be established. Samples F and G have their leakage in the several hundred pA or nA range. This alludes to the dual overgrown buffer template being effective at suppressing buffer leakage somewhat.

### 6.4.1.5: Group 3 Results

As a result of not having enough wafer pieces for Group 3 samples, very limited data is available for this set of samples. Regardless, the TLM and transconductance data here may prove useful.

### **HEMT Device Transconductances**

Only Sample I was able to be fabricated in a full HEMT device, and its results may be seen on Figure 6.14. Otherwise similar to Sample G but with even further decreased cap and spacer thicknesses and a thicker barrier, it is clear that while it abides by the same transconductance behaviour and proper gate modulation, there is still some source leakage present, which has to be as a result of an overly thick barrier at negative Vgs which should lead to pinch-off conditions.



Figure 6.14: Transconductance results for Sample I with a fabricated device.

#### **TLM Device I-V Plots**

Figure 6.15 shows the TLM results for Group 3 and their cross-sectional diagrams. One minor difference is that the TLM spacing is slightly different, but their functionality should still be similar. Samples I and L (aside from a short contact spacing) do show the expected linear Ohmic behaviour across a different range of lengths. Samples J and K, however, have slightly parabolic Ohmic curves at shorter contact lengths, and Sample L also shows two asymmetric half-curves at 2  $\mu$ m spacing. An explanation might be the decreased AI ratio and increased doping in these samples. The lack of buffer leakage data disallows us from putting that into context, however, and is still the most likely reason.





Figure 6.15 a) to h): TLM structure cross-sections and results for Group 3.

### 6.4.2: XRD Characterisation

The XRD characteristics of the non-polar HEMT samples were obtained through the use of a Bruker XRD setup (Chapter 3) emitting a 1.54 Å X-ray via a Cu-K $\alpha$  tube. In order to obtain the measurements, an  $\omega$  Rocking Curve and  $\omega$ -2 $\theta$  sweep was run for the samples. The counts from an  $\omega$  sweep gives an indication of GaN refractivity over a range of azimuth sweep angles and a full width half of maximum (FWHM) value is calculated from this measurement using the two half-points on either side of the peak, then multiplied by 3600 to give the seconds-of-arc (arcsec) value – one in 60

of a minute of arc (MOA) which is in turn one in 60 of a degree, and this gives an indication of the sample quality.

 $\omega$ -2 $\theta$  peak values are the peaks of sweeps of the sample pitch and sample incident angle behaviour; this gives an indication of the sample composition. The first peak in an  $\omega$ -2 $\theta$  sweep is always the diffractometry result for GaN and the third is for pure AlN, with AlGaN alloys being in the middle.

DBD is what will be referred to as the Direct Bragg Difference; a full Wurtzite lattice of GaN and AIN will have their  $\omega$ -2 $\theta$  results be separated by a certain number of degrees,  $\approx$  0.75 normally, with around 28.75° being for full GaN and 29.5° for full AIN respectively in the a-plane orientation, but depending on the sample's quality and composition, the results may vary. For example, using these figures, a 0.375° difference indicates a 50% DBD or '50% AI ratio', whereas in reality the real AI composition is likely 27-30% with the extra strain from a-plane growth on r-plane sapphire actually skewing the results. Because accurately calculating the real Al% requires complex XRD triangulation methods and matrix maths <sup>17</sup>, anecdotal data will be used to estimate the real Al composition of the AlGaN alloy.

|                           | В                             | С                             | E                             | G                             | J                             | K                             | L                             |
|---------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| FWHM<br>[arcsec]          | 1401                          | 1600                          | 1349                          | 1443                          | 1700                          | 1365                          | 2364                          |
| ω-2θ<br>Peak<br>Positions | 28.887°<br>29.292°<br>29.742° | 28.709°<br>29.135°<br>29.571° | 28.854°<br>29.285°<br>29.691° | 28.968°<br>29.388°<br>29.813° | 28.137°<br>28.493°<br>28.975° | 29.531°<br>29.895°<br>30.369° | 28.884°<br>29.254°<br>29.724° |
| DBD                       | 54%                           | 56%                           | 57%                           | 56%                           | 47%                           | 48%                           | 47%                           |

A collection of such results may be found on Table 6.2.

**Table 6.2:** A list of X-ray measurements across samples B, C, E, G, J, K and L. The peak  $\omega$ -2 $\theta$  are displayed here correct to 3 decimal places. DBD means direct Bragg diffraction peak difference percentage, which is used to interpret Al% in AlGaN alloys.

A few patterns can already be revealed; Samples with excessively high doping (such as Sample J and L), even though nowhere near the level of the volumetric density of III-N ionic pairs, tend to have greater dislocation densities, as evident by their higher FWHM, as the lower Al%, relatively similar growth temperature and pressure and similar V-III flow ratios should not make a large difference. Too many alternating barrier-well structures may also contribute to additional stress or strain which causes dislocations, as Samples B, C, E and G have nearly identical buffer statistics. Peak positions in an isolated, idealised position and the actual sample peak positions may also be slightly different

depending on the layers' composition in regard to thickness and impurities such as dopants. Sample K, in addition to its mobility, also has the second best buffer.







Figure 6.16 a) to q): A comprehensive list of all of the XRD curves.

The accuracy of the Al% interpretations through the use of direct Bragg Diffraction differences (through calculation of peak positions theoretically by using theoretical lattice constants) is highly dependent on sample quality, due to orthorhombic distortion of the unit Wurtzite cell and strain by layer transition between the higher part of the epitaxial structure and the r-plane sapphire buffer. This is in contrast to c-plane on c-plane sapphire samples whose Al composition can easily be interpreted directly. Anecdotally we have information corroborating to 49% DBD for an a-plane on r-plane sample of similar crystal quality and an actual 26% Al molar ratio; therefore, suggesting the possibility of Samples A to L having between 25% to 30% Al, and somewhat suggesting in turn that Al ratio for layers overgrown is roughly directly proportional to TMG flow rate at this regime, which may not be unreasonable to expect considering the Al site substitution at this range of molar ratios is favourable. <sup>11, 21</sup>

### 6.4.3: Schrödinger-Poisson Solutions

Here are a series of 1D epitaxial wavefunction-based electron concentration distributions for a variety of Al ratios for the barrier, doping concentrations for the barrier and also the cap, using Sample A as an archetype but using 12 nm as the barrier thickness. In 6.4.3.4, it will be explained why this barrier thickness has been chosen for the simulations for demonstration purposes. These will also be used to relate the results to the real fabricated structures presented to attempt to explain what is being meant in each case. In order to carry out the simulation, u-doping has been assumed to be 10<sup>14</sup> cm<sup>-3</sup> as a best-case scenario for demonstration, although 10<sup>16</sup> is a more realistic figure. The barrier doping has been set at 10<sup>19</sup> cm<sup>-3</sup> for all cases other than 6.4.3.2, where variation by barrier doping is assessed.

The next series of figures is to visually demonstrate the differences barrier thickness, aluminium composition and doping concentration can make onto channel layer electron

concentrations, through the use of 1D Schrödinger-Poisson solutions, in the hopes of establishing the basic relationships.

### 6.4.3.1: Variation by Al Ratio

Higher Al ratios, within practical limits, in the barrier naturally are favourable to induce a greater electric potential drop from the barrier to the channel layer, and also to contain the free charge carriers in their intended unintentionally doped GaN layer, largely thanks to AlGaN's higher bandgap than GaN. Figure 6.17 depicts a series of simulations with this in mind, done with a 12 nm barrier thickness doped at 10<sup>19</sup> cm<sup>-3</sup>, the 2 nm GaN cap being at 5×10<sup>19</sup> cm<sup>-3</sup> for the sake of argument. 40% Al performs the best for confinement, as expected, but 30% is very close to it in terms of electron concentration distribution. The Schottky barrier heights are the same due to the structure containing a GaN cap.

Figure 6.18 shows a 1D epitaxial wavefunction-based electron concentration distribution for sample A as an archetype at different Al concentrations. In order to carry out the simulation, u-doping has been assumed to be  $10^{14}$  cm<sup>-3</sup> as a best-case scenario for demonstration, although  $10^{16}$  is a more realistic figure. The barrier doping has been set at  $1 \times 10^{19}$  cm<sup>-3</sup> for demonstration purposes.

Figure 6.18 has been split into two parts, where a) and b) show 10% and 20% Al ratio respectively and c) and d) show a 30% and 40% ratio. In all cases, the conduction band and Fermi Level have been drawn over and magnified to clarify the plot; additional axes have been added in a larger font for readability. It is evident from this first group that at this level of doping, the conduction band donor-induced potential drop is comparable to the Schottky barrier height, thus indicating that in both cases there is significant dual barrier-channel conduction happening. Therefore, if 20% Al is to be used, the doping concentration needs to be tuned down in order to improve 2DEG confinement.





Figure 6.17 c) and d) show when the Al concentration is at the estimated 30% and 40% respectively. In both of these cases at the given doping concentration and barrier thickness, the bottom of the barrier conduction band is a significant height away from the Fermi level, thus allowing for most of the charges to be confined in the 2DEG channel layer. This is good from a device perspective, since it means a successfully gate-modulated device that can be turned off at a negative voltage, and most of the conduction happening only in the channel layer. Therefore, in a 'traditional' epitaxial structure similar to Sample A, or similar GaN-cap gate-modulated samples like Sample D

and G, it shows that this Al ratio is effective. Given all of Group 1 and 2 samples use 30% as estimated, the real limiting factors is barrier thickness and doping concentration in 2DEG confinement.



**Figure 6.17 c) and d):** Variation of electron concentration, in a logarithmic scale, with Al composition of the barrier (30% and 40%) with their epitaxial structure labelled.

### 6.4.3.2: Variation by Doping Level For Barrier

Next, higher barrier doping usually results in stronger band bending, as compliant with Poisson's theory that these surplus charges create a potential, and naturally more charge carriers to

be freed up, which can reasonably be expected to influence the channel's final number of carriers. Slightly saturated doping is preferred, but degenerate doping causes electrons to spill over into the barrier. Figure 6.18 shows one such hypothetical simulation. This is one of the reasons why modulation doping works with this combination but delta doping will have too little of a barrier area to cover.

Electron concentration is relatively insensitive to the doping of a GaN cap, as seen in Figure 6.19, unless it is extremely degenerate doping in which case that does generate a significant amount of charge depletion.





**Figure 6.18** a) to d): AlGaN barrier doping changes affecting electron concentration in a logarithmic scale for a 12 nm barrier ( $1 \times 10^{18}$ ,  $5 \times 10^{18}$ ,  $1 \times 10^{19}$  and  $5 \times 10^{19}$  cm<sup>-3</sup>).

Sample K has also been assessed in this manner, as its novel hybrid heterostructure has been designed with taking advantage of the principles of quantum confinement in mind. As long as the Al percentage remains above 15, the 1D epitaxial solutions imply that the dual barrier approach greatly suppresses buffer leakage from the doping scheme so it is mainly the intrinsic buffer leakage from unintentional doping that remains on a device level affecting the final leakage value. In addition, the thin GaN layer is also excellent for maintaining a high concentration of electrons confined within the

channel as long as the doping does not exceed  $1.5 \times 10^{19}$  cm<sup>-3</sup>, which also happens to be the upper limit of Si doping of GaN before significant 3D stacking faults are observed.









## *6.4.3.4: Example of a 25 nm Barrier Doped 1e19 for Dual Barrier-Channel Conduction Demonstration*

Figure 6.20, it is hoped, will be able to establish what is meant by barriers being too thick and Fermi-level cross-over. So far, all of the simulated structures based on Sample A have been with 12 nm thick barriers. However, most of the real samples use 25 or 26 nm as the total AlGaN thickness. One such simulation comparing the two is being shown on the aforementioned Figure 6.20.  $1 \times 10^{19}$  cm<sup>-3</sup> is used as the n-type doping in these simulations with a 30% Al ratio.

As a result of the dopant-induced charge depletion length being not larger than the top of the conduction band for AlGaN, the 12 nm barrier length maintains the bottom of the conduction

band higher than the Fermi level for a Schottky contact, and a large portion of the charges will crowd in the HT-GaN/AlGaN interface as the intended 2DEG region. However, with 25 nm, it can clearly be seen that the charge depletion makes the bottom of the conduction band cross over the Fermi level before the potential rises back to the band discontinuity level, and as a result, the middle of the barrier will have a significant charge carrier density. This demonstrates what is being meant by dual channel-barrier conduction.



Figure 6.21: 12 vs 25 nm barrier at  $1 \times 10^{19}$  cm<sup>-3</sup> doping.

### 6.5: Conclusion

A series of 12 non-polar GaN/AlGaN HEMT samples in three different categories, exploring the more traditional modulation doping schemes, a dual buffer composition and experimental epitaxial

structures respectively have been fabricated, along with a series of TLM, SBD and buffer leakage structures. An electron mobility of 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> has been reported for Sample K, which belongs to the third experimental category and uses a GaN quantum well, at the expense of high measured sheet resistivity, thus marking an improvement for a-plane GaN on r-plane sapphire, which seldom exceeds 46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The quantum well sample formula is therefore still an intriguing option for future designs. A maximum current density of 65 mA/mm has been obtained, displayed by Sample E. Some improvement is recorded in buffer leakage by the introduction of a secondary overgrown a-plane GaN buffer, sometimes by 2 orders of magnitude, but it may be worth using high-quality coalescent nanopatterned buffers instead.

Results across all of the non-polar samples suggest that at the thicknesses and dopant flow rates used, delta doping is ineffective and sandwich-barrier modulation doping runs the risk of barrier conduction. In practice, it is the GaN cap (A, D, E) or very thin AlGaN cap samples (G) that display any gate modulation. Simulations also support the hypothesis that excessively thick barriers and excessive doping causes a degree of barrier/channel dual conduction, which ultimately leads to source leakage and reduction in mobility/2DEG density compared to what the sample should allow.

### 6.6: References

- J. L. Hudgins, G. S. Simin, E. Santi, M. A. Khan, "An Assessment of Wide Bandgap Semiconductors for Power Devices", IEEE Trans. Power Elect. 18, 907 – 914 (2003).
- B. J. Baliga, "Power Semiconductor Figure of Merit for High-Frequency Applications", IEEE Electron Device Lett. 10, 455 – 457 (1989).
- K. Sumiyoshi, M. Okada, M. Ueno, M. Kiyama, T. Nakamura, "Low On-Resistance High Breakdown Voltage GaN Diodes on Low Dislocation Density GaN Substrates", SEI Tech. Rev. 77, 113 – 117 (2013).
- [4] F. Medjdoub, N. Herbecq, A. Linge, M. Zegaoui, "High frequency high breakdown voltage GaN transistors", IEEE International Electron Devices Meeting (IEDM), IEDM15, 217 – 220 (2015).
- [5] A. K. Ghosh, C. Fishman, T. Feng, "Theory of the Electrical and Photovoltaic Properties of Polycrystalline Silicon", J. Appl. Phys 51, 446 (1980).
- [6] J. W. Chung, W. E. Hoke, E. M. Chumbes, T. Palacios, "AlGaN/GaN HEMT With 300-GHz fmax", IEEE Electron Device Lett. 31, 195 – 197 (2010).
- [7] G. Cossu, A. M. Khalid, P. Chowdhury, R. Corsini, E. Ciaramella, "3.4 Gbit/s visible optical wireless transmission based on RGB LED", Opt. Express 20, B501 – B506 (2012).
- [8] J. S. Blakemore, "Semiconducting and other major properties of gallium arsenide", J. Appl. Phys. 53, R123 (1982).

- [9] H. Fu, H. Chen, X. Huang, Z. Lu, Y. Zhao, "Theoretical analysis of modulation doping effects on intersubband transition properties of semi-polar AlGaN/GaN quantum well", J. Appl. Phys. 121, 014501 (2017).
- [10] H. Witte, M. Wieneke, A. Rohrbeck, K. -M. Guenther, A. Dadgar, A. Krost, "Unintentional doping of a-plane GaN by insertion of in situ SiN masks", J. Phys. D: Appl. Phys. 44, 085102 (2011).
- [11] J. Ren, C. W. Tang, H. Feng, H. Jiang, W. Yang, X. Zhou, K. M. Lau, J. K. O. Sin, "A Novel 700 V Monolithically Integrated Si-GaN Cascoded Field Effect Transistor", IEEE Electron Dev. Lett. 39, 394 – 396 (2018).
- [12] Y. -S. Lin, J.- Y. Wu, C. -Y. Chan, S. S. H. Hsu, C. -F. Huang, T. -C. Lee, "Square-Gate AlGaN/GaN HEMTs with Improved Trap-Related Characteristics", IEEE Trans. Electron Dev. 56, 3207 – 3211 (2009).
- [13] T. Fujiwara, S. Keller, M. Higashiwaki, J. S. Speck, S. P. DenBaars, U. K. Mishra, "Si Delta-Doped m-plane AlGaN/GaN Heterojunction Field Effect Transistors", Appl. Phys. Express 2, 061003 (2009).
- [14] T. Fujiwara, S. Keller, J. S. Speck, S. P. DenBaars, U. K. Mishra, "Low Ohmic Contact Resistance m-Plane AlGaN/GaN Heterojunction Field-Effect Transistors with Enhancement-Mode Operations", Appl. Phys. Express 3, 101002 (2010).
- [15] T. Fujiwara, R. Yeluri, D. Denninghoff, J. Lu, S. Keller, J. S. Speck, S. P. DenBaars, U. K. Mishra, "Enhancement-Mode m-plane AlGaN/GaN Heterojunction Field-Effect Transistors with +3 V of Threshold Voltage using Al<sub>2</sub>O<sub>3</sub> Deposited by Atomic Layer Deposition", Appl. Phys. Express 4, 096501 (2011).
- [16] Y. Isobe, H. Ikki, T. Sakakibara, M. Iwaya, T. Takeuchi, S. Kamiyama, I. Akasaki, T. Sugiyama, H. Amano, M. Imade, Y. Kitaoka, Y. Mori, "Nonpolar a-Plane AlGaN/GaN Heterostructure Field-Effect Transistors Grown on Freestanding GaN Substrate", Appl. Phys. Express 4, 064102 (2011).
- [17] M. R. Laskar, T. Ganguli, A. A. Rahman, A. Mukherjee, N. Hatui, M. R. Gokhale, A. Bhattacharya, "Distorted Wurtzite Unit Cells: Determination of Lattice Parameters of Non-Polar a-Plane AlGaN and Estimation of Solid Phase Al Content", J Appl. Phys., 109, 013107 (2011).
- [18] M. Kuroda, H. Ishida, T. Ueda, T. Tanaka, "Nonpolar (11-20) plane AlGaN/GaN heterojunction field effect transistors on (1-102) plane sapphire," J. Appl. Phys., 102, 093703 (2007).
- [19] S. Fritze, A. Dadgar, H. Witte, M. Bugler, A. Rohrbeck, J. Blasing, A. Hoffmann, A. Krost, "High Si and Ge n-type doping of GaN doping – Limits and impact on stress", Appl. Phys. Lett. 100, 122104 (2012).

- [20] R. Junxue, W. Xiaoliang, H. Guoxin, L. Jianping, W. Junxi, W. Cuimei, Z. Yiping, L. Jinmin, "The difference of Si doping efficiency in GaN and AlGaN in GaN based HBT structure", Phys. Stat. Solidi 3, 490 – 493 (2006).
- [21] K. M. Song, C. Z. Kim, J. M. Kim, D. H. Yoon, S. M. Hwang, H. Kim, "Properties of Si-Doped a-Plane GaN Grown with Different SiH4 Flow Rates", Jpn. J. Appl. Phys. 50, 055502 (2011).
- [22] C. Wang, Y. Jiang, J. Die, S. Yan, X. Hu, W. Hu, Z. Ma, Z. Deng, H. Jia, H. Chen, "Improved Crystal Quality of non-polar a-Plane GaN epi layers grown directly on Optimised Hole Array Patterned rsapphire substrates", CrystEngComm 21, 2747-2753 (2019).
- [23] L. Jiu, Y. Gong, T. Wang, "Overgrowth and strain investigation of (11-20) non-polar GaN on patterned templates on sapphire", Scientific Reports 8, 9898 (2018).
- [24] M. Grundmann, (2004). BandEng [Online]. Available: <u>https://my.ece.ucsb.edu/mgrundmann/bandeng.htm</u> (accessed 9 Jul 2022)
- [25] S. A. Shostachenko, Y. A Porokhonko, R. V. Zakharchenko, S. V. Leshchev, M. M. Maslov, K. P. Katin, "Temperature influence on process of Ti/Al/Ni/Au contact formation to heterostructure AlGaN/GaN", IOP Conf. Series: Materials Science and Engineering 498, 012019 (2019).
- [26] S. A. Shostachenko, Y. A. Porokhonko, R. V. Zakharchenko, M. S. Burdykin, R. V. Ryzhuk, N. I. Kargin, B. V. Kalinin, A. A. Belov, A. N. Vasiliev, "Study of Ti/Si/Ti/Al/Ni/Au ohmic contact for AlGaN/GaN HEMT", IOP Conf. Series: J. Phys. Conf Series 938, 012073 (2017).

### 7.1: Conclusion

The Thesis has focussed on three areas of research that have been the subject of intrigue in regard to III-Nitride power and optoelectronics.

## Investigation into Improvements in InGaN/GaN Micro-LEDs Through Overgrowth

The leakage and forward currents have been measured on our epitaxy-overgrown µLEDs with different sizes, showing a significant improvement in comparison with those µLEDs fabricated by the conventional dry-etching method. The influence of the  $\mu$ LED size on the leakage current has been systematically investigated. Due to the effective elimination of etching-induced damage by an overgrowth approach which is particularly important for smaller µLEDs, it reveals that our smaller overgrown  $\mu$ LEDs have much smaller leakage current than those  $\mu$ LEDs fabricated by the conventional dry-etching method in terms of either leakage current per µLED or leakage current density. LED leakage currents as small as 14 nA have been able to be obtained using this series of overgrown devices as well as response times in the range of several ns. Moreover, the µLEDs fabricated by the conventional dry-etching method displays a larger dispersion in leakage current, especially for those smaller µLEDs, which is attributed to high amounts of dry-etching-induced damages. While it has been concluded that overgrown LEDs do actually have a size-dependent leakage magnification, it is inherently tied to the dimensions of the devices rather than parasitic trap-induced non-radiative recombinations. Furthermore, the RC constants have also been found to be more favourable to the epitaxy overgrown devices. It is expected that our epitaxy overgrown µLEDs will bring about advantages of better pixel-level resolution, high efficiency, and energy efficiency to applications of micro-display, augmented/virtual reality setups, and VLC. The application of the principles of overgrowth, therefore, has proven itself to be a reliable, efficient and self-passivating method of mass-production of µLED arrays with minimal damage and maximum leakage suppression, which will be doubly important at the chip level.

# Investigation of Unintentionally-Doped GaN Buffers in High-Temperature AIN Nucleation Layer 2D Grown AlGaN/GaN HEMT Stacks

We have performed a comprehensive study on GaN/AlGaN HEMTs grown with a special 2Dgrowth approach, and made a comparison with a two-step method with a combination of 2D and 3D growth. It is found that the unintentional doping concentrations and screw dislocation densities are significantly lower in the 2D-grown samples compared to the two-step growth method, achieving a very low unintentional doping density of 2×10<sup>14</sup> cm<sup>-3</sup> and a screw dislocation density of 2.3×10<sup>7</sup> cm<sup>-2</sup>. High-frequency capacitance measurements show that the samples grown with the 2D growth approach have much lower buffer leakage and higher breakdown limits, attaining a sub-nA/mm leakage, a high breakdown limit of 2.5 MV/cm, and a saturation current density of about 1.1 A/mm. It indicates that our special 2D-growth approach can effectively lessen the unintentional doping in the GaN buffer layers, leading to GaN/AlGaN HEMTs with low buffer leakage and high breakdown limits. Moreover, it appears that a higher AlN buffer temperature and lower pressure leads to fewer dislocations of a screw nature.

## Epitaxial Analysis and Characterisation of Non-polar (11-20) 'a-plane' GaN/AlGaN HEMTs on 'r-plane' (10-12) Sapphire

A series of 12 non-polar GaN/AlGaN HEMT samples in three different categories, exploring the more traditional modulation doping schemes, a dual buffer composition and experimental epitaxial structures respectively have been fabricated, along with a series of TLM, SBD and buffer leakage structures. An electron mobility of 76 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> has been reported for Sample K, which belongs to the third experimental category and uses a GaN quantum well, at the expense of high measured sheet resistivity, thus marking an improvement for a-plane GaN on r-plane sapphire, which seldom exceeds 46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The quantum well sample formula is therefore still an intriguing option for future designs. A maximum current density of 65 mA/mm has been obtained, displayed by Sample E. Some improvement is recorded in buffer leakage by the introduction of a secondary overgrown a-plane GaN buffer, sometimes by 2 orders of magnitude, but it may be worth using high-quality coalescent nanopatterned buffers instead.

Results across all of the non-polar samples suggest that at the thicknesses and dopant flow rates used, delta doping is ineffective and sandwich-barrier modulation doping runs the risk of barrier conduction. In practice, it is the GaN cap (A, D, E) or very thin AlGaN cap samples (G) that display any gate modulation. Simulations also support the hypothesis that excessively thick barriers and excessive doping causes a degree of barrier/channel dual conduction, which ultimately leads to source leakage and reduction in mobility/2DEG density compared to what the sample should allow.

Moreover, simulations have established that the optimal barrier thickness at the given dopant flow rates is likely to be between 12 and 25 nm, and that doping should not exceed  $1 \times 10^{19}$  cm<sup>-3</sup> for 30% or less AI. The TMA flow rate is established to be proportional to the AI end ratio for a-plane.

154

### 7.2: Future Work

To follow up work undertaken in Chapter 4 with a statement that micro-LEDs have a further room for improvement. Fairly recently the GaN Centre has been undertaking further pursuits towards scaling down micro-LEDs even further, down to 2  $\mu$ m diameter and a smaller inter-pitch, with 1.5  $\mu$ m also being prototyped. In keeping with the Centre's close collaboration with industry, this will prove further useful for back panels for VR equipment, where small, densely packed RGB  $\mu$ LED clusters are desired for high pixel-level precision. Therefore the electronic implications this reduced size will bring about are a subject of debate. Moreover, schemes to improve Si<sub>3</sub>N<sub>4</sub> etching profiles are also a subject of intrigue, which has a direct impact on the device performance.

As brought forward in Chapter 5, it was discussed that the lower screw dislocation, lower unintentional doping of Sample D owing to its high-temperature AIN buffer and prominent 2D growth mode combine together to give the best buffer leakage current performance. It is quite intriguing to find out whether high current density and low buffer leakage simultaneously may be achieved by introducing intentional barrier doping whilst still taking advantage of the high spontaneous polarisation from the AIN spacer layer. Moreover, a further increase in the 2D growth temperature and adjustment of the chamber pressure also remains a point of interest to see whether the idea presents diminishing returns or is unfeasible for further suppression of screw dislocations, with implications for strain and wafer bowing implications.

According to Chapter 6, while the presence of a GaN quantum well layout, as per Sample K's epitaxial structure, apparently presented great improvements to the electron mobility and electron confinement, whilst reducing the sheet density despite higher doping, and the stacking faults as apparent by its XRD characteristics owing to its different buffer growth scheme, the increase in measured sheet resistivity was also quite notable, which may actually be a reflection of the contact characteristics due to the Hall Effect samples. Still, it is a curious idea that may be improved upon to inject more electrons into the channel layer whilst blocking electrons from going deep into the buffer, provided that the buffer unintentional doping is kept at a low. Therefore, it seems prudent to experiment with higher intentional barrier doping and work with different cap layer thicknesses too. Moreover, growth without requiring multi-step nanorods that results in a good crystal quality will also remain a point of interest. It is highly possible that longer growth coalescence on its own may lead to better buffer characteristics.

155

### **Chapter 8 - Appendices**

## 8.1: Appendix – Full Growth Parameters, Descriptions and Structures of the 12 Non-Polar (11-20) GaN/AlGaN HEMT Samples Used (Chapter 6)

Appendix B shows a series of samples, grown *in situ* within Nanosciences facilities, that have been used in the study as seen in Chapter 6. As their full growth parameters and growth philosophy would have been too long for the main chapter, the Author has opted to place these samples here.

### Sample A

Sample A is grown in a 'traditional' HEMT epitaxial layer stack fashion; a GaN cap, a doped 'barrier' layer of AlGaN, and a 'high-temperature' thin layer of GaN for 2DEG build-up, to be induced by the barrier doping, atop a thick a-plane GaN buffer. The idea is for the doped layer to compensate for the lack of polarisation to induce charge carriers to the HT-GaN region whilst spatially separating the dopants from it as electrons have a tendency to scatter across impurities, thus in theory improving mobility. But above all, the main purpose of this HT-GaN layer is as an AlGaN growth facilitator. The n-GaN cap is supposed to be persistent enough to enable better, lower resistivity

| 2 nm n-GaN                                    |
|-----------------------------------------------|
| 25 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 25 nm HT-GaN                                  |
| a-plane GaN buffer                            |
| HT-AIN Nucleation Layer                       |
| r-plane Sapphire                              |

Ohmic contacts and also thin enough to not heavily influence Schottky gate behaviour. A short growth time and a lower V/III ratio has been used for the buffer for a relatively thin, partially-3D growth to offset the biaxial lattice mismatch. The buffer is 500 nm thick. The remaining layers are 2D-grown. The disilane flow rate for the cap and barrier layers is 5 standard cubic centimetres per minute.

| Layer   | Time<br>[s] | Pressure<br>[Torr] | Temperature<br>[°C] | TMG<br>Flow<br>Rate<br>[sccm] | TMA<br>Flow<br>Rate<br>[sccm] | NH₃ Flow<br>Rate<br>[sccm] | Si₂H <sub>6</sub><br>Flow<br>Rate<br>[sccm] |
|---------|-------------|--------------------|---------------------|-------------------------------|-------------------------------|----------------------------|---------------------------------------------|
| n-GaN   | 5           | 75                 | 1160                | 12.5                          |                               | 5480                       | 5                                           |
| n-AlGaN | 153         | 75                 | 1160                | 12.5                          | 30                            | 5480                       | 5                                           |
| HT-GaN  | 150         | 75                 | 1160                | 12.5                          |                               | 5480                       |                                             |
| Buffer  | 625         | 90                 | 1060                | 47                            |                               | 1900                       |                                             |

Figure 8.1: Structure of Sample A and Table 8.1: Full growth parameters.

### Sample B

Sample B is a modulation-doped triple stack, consisting of a 10 nm doped layer of AlGaN sandwiched in between a thicker unintentionally-doped AlGaN cap and a thinner unintentionally-doped AlGaN 'spacer', intended to spatially separate the doped region from the GaN layer just atop an a-plane buffer. The principal idea behind this sample is that, in theory, by using a thicker cap, the backwards leakage towards the contact metals would be reduced; the spacer is kept a little thicker than usual with the aim of preventing surface state-related leakage and the barrier is kept reasonably thin to allow enough of a charge depletion into the HT-GaN layer, but also thin enough to allow for gate modulation.

13 nm u-Al<sub>0.3</sub>Ga<sub>0.7</sub>N 10 nm n-Al<sub>0.3</sub>Ga<sub>0.7</sub>N 3 nm u-Al<sub>0.3</sub>Ga<sub>0.7</sub>N 25 nm HT-GaN a-plane GaN buffer HT-AlN Nucleation Layer r-plane Sapphire

| Layer   | Time<br>[s] | Pressure<br>[Torr] | Temperature<br>[°C] | TMG<br>Flow Rate<br>[sccm] | TMA<br>Flow Rate<br>[sccm] | NH₃ Flow<br>Rate<br>[sccm] | Si <sub>2</sub> H <sub>6</sub> Flow<br>Rate<br>[sccm] |
|---------|-------------|--------------------|---------------------|----------------------------|----------------------------|----------------------------|-------------------------------------------------------|
| u-AlGaN | 73          | 75                 | 1160                | 12.5                       | 30                         | 5480                       |                                                       |
| n-AlGaN | 61          | 75                 | 1160                | 12.5                       | 30                         | 5480                       | 5                                                     |
| u-AlGaN | 18          | 75                 | 1160                | 12.5                       | 30                         | 5480                       |                                                       |
| HT-GaN  | 150         | 75                 | 1160                | 12.5                       |                            | 5480                       |                                                       |
| Buffer  | 625         | 90                 | 1060                | 47                         |                            | 1900                       |                                                       |

Figure 8.2: Structure of Sample B and Table 8.2: Full growth parameters.

### Sample C

Sample C is another of the modulation-doped samples, but with a much thinner cap and spacer intended to allow for better charge tunnelling from the central barrier into the HT-GaN layer while a thick barrier allows for a greater amount of charge accumulation within the barrier itself, to be depleted into it. The dopant flow rate (and therefore the doping concentration) and buffer/nucleation/substrate composition remains identical to the previous two samples.

| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
|-----------------------------------------------|
| 22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
| 25 nm HT-GaN                                  |
| a-plane GaN buffer                            |
| HT-AIN Nucleation Layer                       |
| r-plane Sapphire                              |

|             |      |          |             | TMG    | TMA    | $NH_3$ | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
| Lover       | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
| Layer       | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-<br>AlGaN | 12   | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 134  | 75       | 1160        | 12.5   | 30     | 5480   | 5         |
| u-<br>AlGaN | 6    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-GaN      | 150  | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 625  | 90       | 1060        | 47     |        | 1900   |           |

Figure 8.3: Structure of Sample C and Table 8.3: Full growth parameters.

### Sample D

Sample D is a hybrid modulation-doped sample not too dissimilar to Sample C, with the simple addition of a thin u-doped GaN cap to present smaller electro-potential barrier with especially Schottky contacts and u-doped GaN is still a good match for Ohmic contact metals, which in theory should improve the sample's gate modulatability and gate leakage.

| 2 nm u-GaN                                    |
|-----------------------------------------------|
| 2 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
| 22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
| 25 nm HT-GaN                                  |
| a-plane GaN buffer                            |
| HT-AIN Nucleation Layer                       |
| r-plane Sapphire                              |

|             |      |          |             | TMG    | TMA    | NH₃    | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
| Lavor       | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
| Layer       | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-GaN       | 5    | 75       | 1160        | 12.5   |        | 5480   |           |
| u-<br>AlGaN | 12   | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 134  | 75       | 1160        | 12.5   | 30     | 5480   | 5         |
| u-<br>AlGaN | 6    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-<br>GaN  | 150  | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 625  | 90       | 1060        | 47     |        | 1900   |           |

Figure 8.4: Epitaxial Structure of Sample D and Table 8.4: Growth parameters of Sample D.

### Sample E

| 2 nm u-GaN                                    |
|-----------------------------------------------|
| 2 nm u- Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 22 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
| 25 nm HT-GaN                                  |
| Secondary GaN buffer                          |
| a-plane GaN buffer                            |
| HT-AIN Nucleation Layer                       |
| r-plane Sapphire                              |

|             |      |          |             | TMG    | TMA    | NH₃    | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
| Lavor       | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
| Layer       | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-GaN       | 5    | 75       | 1160        | 12.5   |        | 5480   |           |
| u-<br>AlGaN | 12   | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 134  | 75       | 1160        | 12.5   | 30     | 5480   | 5         |
| u-<br>AlGaN | 6    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-<br>GaN  | 150  | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 625  | 90       | 1075        | 47     |        | 1900   |           |

Figure 8.5: Epitaxial Structure of Sample E and Table 8.5: Growth parameters of Sample E.

Sample E is an iteration on Sample D with a different buffer composition in an attempt to tackle a buffer leakage issue that other non-polar HEMT samples of the same platform face – a dual buffer of one CMP (Chemical-Mechanical Polishing) processed a-plane GaN layer and a second overgrown a-plane GaN buffer, prior to the further growth of identical epitaxial top layers. For experimentation purposes, the utility of fully 3D overgrowth is tested with this sample in an effort to improve the sample's strain characteristics and potentially improve device current performance.

### Sample F

| 22 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N  |
|------------------------------------------------|
| 1 nm n-Al <sub>0.3</sub> Ga <sub>0.7</sub> N   |
| 2.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 8 nm HT-GaN                                    |
| Overgrown GaN buffer                           |
| a-plane GaN buffer                             |
| HT-AIN Nucleation Layer                        |
| r-plane Sapphire                               |

|             |      |          |             | TMG    | TMA    | NH₃    | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
| Lavor       | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
| Layer       | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-<br>AlGaN | 131  | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 6    | 75       | 1160        | 12.5   | 30     | 5480   | 5         |
| u-<br>AlGaN | 15   | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-<br>GaN  | 50   | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 2050 | 118      | 1140        | 40     |        | 2500   |           |

Figure 8.6: Epitaxial Structure of Sample F and Table 8.6: Growth Conditions of Sample F.

Sample F is one of a delta-doped nature. It is only 1 nm of AlGaN as a 'barrier', in between a thick unintentionally-doped AlGaN cap and a medium thickness AlGaN spacer separating it and a thin HT-GaN region. It too, has a dual-phase buffer. The regrown buffer has slightly adjusted parameters across the board – a longer growth time at a slightly lower temperature and higher pressure, and with the V-III ratio of the aforementioned layer increased – with the hopes of more of a shift towards 2D growth flow rates but keeping a degree of 3D growth for strain adjustment.

### Sample G

| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
|------------------------------------------------|
| 22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 8 nm HT-GaN                                    |
| Overgrown GaN buffer                           |
| a-plane GaN buffer                             |
| HT-AIN Nucleation Layer                        |
| r-plane Sapphire                               |

|             |      |          |             | TMG    | TMA    | $NH_3$ | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
| Layer       | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
|             | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-<br>AlGaN | 9    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 134  | 75       | 1160        | 12.5   | 30     | 5480   | 7         |
| u-<br>AlGaN | 9    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-<br>GaN  | 50   | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 2050 | 118      | 1140        | 40     |        | 2500   |           |

Figure 8.7: Epitaxial Structure of Sample G and Table 8.7: Growth Conditions of Sample G.

Following the same HEMT epitaxial stack formula as Sample C and the same buffers as sample F, but with a stronger doping in the AlGaN barrier and slightly adjusted cap and spacer thicknesses, Sample G is an attempt at addressing a concern with the previous samples; if their activated doping concentration was not high enough, and if the device current density could be improved still. The silane flow rate was increased to 7.

### Sample H

| 2 nm n-GaN                                     |
|------------------------------------------------|
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 22 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1.5 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 25 nm HT-GaN                                   |
| Overgrown GaN buffer                           |
| a-plane GaN buffer                             |
| HT-AIN Nucleation Layer                        |
| r-plane Sapphire                               |

| Layer       |      |          |             | TMG    | TMA    | NH₃    | $Si_2H_6$ |
|-------------|------|----------|-------------|--------|--------|--------|-----------|
|             | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
|             | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|             |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-GaN       | 5    | 75       | 1160        | 12.5   |        | 5480   |           |
| u-<br>AlGaN | 9    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| n-<br>AlGaN | 134  | 75       | 1160        | 12.5   | 30     | 5480   | 7         |
| u-<br>AlGaN | 9    | 75       | 1160        | 12.5   | 30     | 5480   |           |
| HT-<br>GaN  | 150  | 75       | 1160        | 12.5   |        | 5480   |           |
| Buffer      | 2050 | 118      | 1140        | 40     |        | 2500   |           |

Figure 8.8: Epitaxial Structure of Sample H and Table 8.8: Growth Conditions of Sample H.

In consideration of the idea of an addition of a thin n-GaN cap above an epitaxial structure similar to Sample G, Sample H retains the dual-phase buffer template, but sporting a thicker HT-GaN layer like the earlier samples, also in an effort to find a solution to buffer leakage and HEMT drain leakage respectively. The doping concentration remains identical to the previous few.

### Sample I

| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N   |
|------------------------------------------------|
| 26 nm n+-Al <sub>0.3</sub> Ga <sub>0.7</sub> N |
| 1 nm u-Al <sub>0.3</sub> Ga <sub>0.7</sub> N   |
| 25 nm HT-GaN                                   |
| a-plane GaN buffer                             |
| HT-AIN Nucleation Layer                        |
| r-plane Sapphire                               |

|         |      |          |             | TMG    | TMA    | NH₃    | $Si_2H_6$ |
|---------|------|----------|-------------|--------|--------|--------|-----------|
| Layer   | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
|         | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|         |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-AlGaN | 5    | 75       | 1150        | 12.5   | 30     | 5480   |           |
| n-AlGaN | 155  | 75       | 1150        | 12.5   | 30     | 5480   | 7         |
| u-AlGaN | 6    | 75       | 1150        | 12.5   | 30     | 5480   |           |
| HT-GaN  | 150  | 75       | 1150        | 12.5   |        | 5480   |           |
| Buffer  | 650  | 118      | 1060        | 47     |        | 1900   |           |

Figure 8.9: Epitaxial Structure of Sample I and Table 8.9: Growth Conditions of Sample I.

Possessing a very thin cap and spacer surrounding a thick strongly-doped barrier with the 'standard single' buffer layout of slightly lower temperature and higher chamber pressure, this is also an effort to improve the current density and crystal quality of the devices grown on this set. The thick barrier is theoretically meant to present a greater amount of charges to the transistor channel while not allowing for much back tunnelling into the doped layer, if the doping concentration is kept at appropriate levels – usually thick barriers at high doping concentrations may mean that most of the charge may not be contained within the intended HT-GaN layer and instead will either leak from the channel or 'short circuit' the drain and source contacts via the barrier itself, which also causes a lack of proper gate modulation of current.
## Sample J

| 1.5 nm n-GaN                                      |
|---------------------------------------------------|
| 15 nm u-Al <sub>0.3</sub> Ga <sub>0.75</sub> N    |
| 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N |
| 1 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N    |
| 25 nm HT-GaN                                      |
| a-plane GaN buffer                                |
| HT-AIN Nucleation Layer                           |
| r-plane Sapphire                                  |

| Layer        | Time<br>[s] | Pressure<br>[Torr] | Temperature<br>[°C] | TMG<br>Flow<br>Rate<br>[sccm] | TMA<br>Flow<br>Rate<br>[sccm] | NH₃ Flow<br>Rate<br>[sccm] | Si <sub>2</sub> H <sub>6</sub> Flow<br>Rate<br>[sccm] |
|--------------|-------------|--------------------|---------------------|-------------------------------|-------------------------------|----------------------------|-------------------------------------------------------|
| u-GaN        | 4           | 75                 | 1150                | 12.5                          |                               | 5480                       |                                                       |
| u-AlGaN      | 62          | 75                 | 1150                | 12.5                          | 30                            | 5480                       |                                                       |
| n++AlGa<br>N | 50          | 75                 | 1150                | 12.5                          | 25                            | 5480                       | 10                                                    |
| u-AlGaN      | 4           | 75                 | 1150                | 12.5                          | 25                            | 5480                       |                                                       |
| HT-GaN       | 150         | 75                 | 1150                | 12.5                          |                               | 5480                       |                                                       |
| Buffer       | 650         | 75                 | 1060                | 47                            |                               | 1900                       |                                                       |

## Figure 8.10: Epitaxial Structure of Sample J and Table 8.10: Growth Conditions of Sample J.

J is a sample of a cap/secondary top-level barrier composition that is a hybrid of the previous attempts – the thin n-GaN cap combined with a thicker AlGaN secondary barrier and a thin spacer encasing a moderately thick, but strongly doped, AlGaN primary barrier. This is the first of the series to have the primary barrier aluminium composition dropped to (according to measurements and anecdote)  $\approx$  25%, while the disilane flow rate was increased to 10 sccm.

## Sample K

| 15 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N   |
|---------------------------------------------------|
| 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N |
| 1 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N    |
| 4 nm HT-GaN                                       |
| 20 nm u-Al <sub>0.25</sub> Ga <sub>0.75</sub> N   |
| a-plane GaN buffer                                |
| HT-AIN Nucleation Layer                           |
| r-plane Sapphire                                  |

|               |      |          |             | TMG    | TMA    | $NH_3$ | $Si_2H_6$ |
|---------------|------|----------|-------------|--------|--------|--------|-----------|
| Layer         | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
|               | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|               |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-<br>AlGaN   | 62   | 75       | 1150        | 12.5   | 25     | 5480   |           |
| n++-<br>AlGaN | 50   | 75       | 1150        | 12.5   | 25     | 5480   | 10        |
| u-<br>AlGaN   | 4    | 75       | 1150        | 12.5   | 25     | 5480   |           |
| HT-<br>GaN    | 4    | 75       | 1150        | 12.5   |        | 5480   |           |
| u-<br>AlGaN   | 120  | 75       | 1150        | 12.5   | 25     | 5480   |           |
| Buffer        | 650  | 75       | 1060        | 47     |        | 1900   |           |

Figure 8.11: Epitaxial Structure of Sample K and Table 8.11: Growth Conditions of Sample K.

Using the principle of Sample J but without the top-level GaN cap and in its stead comprising of a buffer barrier encircling a thin HT-GaN layer in between itself and the usual thin spacer, it was to be seen if a thin HT-GaN layer essentially grown into a quantum well would have helped it in terms of 2DEG mobility as well as observing how that would affect the sheet carrier density overall. All AlGaN layers were kept at an alloy percentage of 25% Al.

## Sample L

| 1 nm u-GaN                                        |
|---------------------------------------------------|
| 15 nm u- Al <sub>0.25</sub> Ga <sub>0.75</sub> N  |
| 12 nm n++-Al <sub>0.25</sub> Ga <sub>0.75</sub> N |
| 1 nm u- Al <sub>0.25</sub> Ga <sub>0.75</sub> N   |
| 25 nm HT-GaN                                      |
| a-plane GaN buffer                                |
| HT-AIN Nucleation Layer                           |
| r-plane Sapphire                                  |

|               |      |          |             | TMG    | TMA    | $NH_3$ | $Si_2H_6$ |
|---------------|------|----------|-------------|--------|--------|--------|-----------|
| Layer         | Time | Pressure | Temperature | Flow   | Flow   | Flow   | Flow      |
|               | [s]  | [Torr]   | [°C]        | Rate   | Rate   | Rate   | Rate      |
|               |      |          |             | [sccm] | [sccm] | [sccm] | [sccm]    |
| u-GaN         | 4    | 75       | 1100        | 12.5   |        | 5480   |           |
| u-<br>AlGaN   | 62   | 75       | 1100        | 12.5   | 25     | 5480   |           |
| n++-<br>AlGaN | 50   | 75       | 1100        | 12.5   | 25     | 5480   | 10        |
| u-<br>AlGaN   | 4    | 75       | 1100        | 12.5   | 25     | 5480   |           |
| HT-<br>GaN    | 150  | 75       | 1100        | 12.5   |        | 5480   |           |
| Buffer        | 650  | 75       | 1060        | 47     |        | 1900   |           |

Figure 8.12: Epitaxial Structure of Sample L and Table 8.12: Growth Conditions of Sample L.

The final one of the growth patterns present within the scope of growth, L sees a return to the cap-dual barrier-spacer template used in Sample J, except with an even thinner top-level GaN cap and all 25% Al. The silane flow rate remains identical to the latter two.