

# Investigation of Gallium Nitride Based on Power Semiconductor Devices in Polarization Super Junction Technology

By

# Hongyang Yan

Department of Electronic and Electrical Engineering

A thesis submitted to the University of Sheffield

for the degree of Doctor of Philosophy

June 2022

## **ACKNOWLEDGEMENTS**

First, I would like to express sincere gratitude and appreciation to my supervisor, Prof. Shankar Ekkanath Madathil. His patience, perseverance, valuable support, and guidance in the past few years have made me progress and never give up throughout my doctoral research. His calm and indifferent fame and wealth attitude towards life, his magnanimous and selfless mind, his rigorous and meticulous style of research, and his profound knowledge and far-sighted vision have deeply influenced me. Prof. Shankar Ekkanath Madathil, in the thesis topic selection, writing, modification and other aspects, has poured a lot of effort. The successful completion of my thesis and careful guidance from Prof. Shankar Ekkanath Madathil are inseparable.

I want to express my heartfelt gratitude to my colleagues from Power Microelectronics Team. Appreciate to Dr Peng Luo and Dr Hongyao Long for their guidance and convenient support in technology. I also acknowledge the kindness and help of Xiao Tan and Yangming Du in supporting me with the device fabrication work.

I want to show my best thanks to Dr Qiuyang Tan, Dr Vineet Unni, and Dr Zhongying Wang, who helped me finish experimental work and gained fantastic ideas through discussions.

Finally, I would like to thank my beloved parents and girlfriend Xiao Tan for their ongoing care, support, loving consideration and great confidence in me. During my dark days, their encouragement is the sea from the other side of the rise of the dawn, always lighting up my life.

The writing of my doctoral thesis has ended, and I will leave campus and step into a new life journey. At the moment, I have mixed feelings. This campus time is a beautiful scenery line in my long life journey. I will put it in my memory, treasure and remember it well. I would like to express my heartfelt thanks again to my teachers, family and friends who accompanied me through trials and hardships. Your accompany is the beautiful landscape in my life and is written into my memory forever.

#### ABSTRACT

Over the last decade, gallium nitride (GaN) has emerged as an excellent material for the next generation of power devices. GaN transistors, switching losses are very low, thanks to the small parasitic capacitances and switching charges. Device scaling and monolithic integration enable a high-frequency operation, with consequent advantages in terms of miniaturization. For high power/high voltage operation, GaNbased Polarization Super-Junction (PSJ) architectures demonstrate great potential.

The aim of this thesis is devoted to the development of PSJ technology. Detailed analysis of the on-state behaviour of the fabricated Ohmic Gate (OG) and Schottky Gate (SG) PSJ HFETs is presented. Theoretical models for calculating the sheet densities of 2DEG and 2DHG are proposed and calibrated with numerical simulations and experimental results. To calculate the R (on, sp) of PSJ HFETs, two different gate structures (Ohmic gate and Schottky gate) are considered herein.

The scaling tendency of power devices enables the emergence of multi-channel PSJ concepts. Therefore, lateral and vertical multi-channel PSJ devices based on practical implementation are also investigated. Presented calculated and simulated results show that both lateral and vertical multi-channel PSJ technologies can be well suited to break the unipolar one-dimensional material limits of GaN by orders of magnitude and achieve an excellent trade-off between R (or, sp) and voltage blocking capability provided composition and thickness control can be realised.

A novel multi-polarization channel is applied to realize normally-off and highperformance vertical GaN device devices for low voltage applications based on the multi-channel PSJ and vertical MOSFET concepts. This structure is made with 2DHG introduced to realize the enhancement mode channel instead of p-GaN as in conventional vertical GaN MOSFETs. As the 2DHG depends upon growth conditions, p-type doping activation issues can be overcome. The Mg-doped layer is only used to reduce the short-channel effects, as the 2DHG layer is too thin. Two more 2DEG layers are formed through AlGaN/GaN/AlGaN/GaN polarization structure, which minimizes the on-state resistance. The calculation results show this novel vertical GaN MOSFET – termed SV GaN FET - has the potential to break the GaN material limit in the trade-off between R (on, sp) and breakdown voltage at low voltages. The comprehensive set of development based on the PSJ concept gives a comprehensive overview of next-generation power electronics.

# **CONTENTS**

| Acknowlee | dgementsi                                                          |
|-----------|--------------------------------------------------------------------|
| Abstract  | iii                                                                |
| Contents  | v                                                                  |
| Chapter 1 | Introduction1                                                      |
| 1.1 C     | Overview of Power Semiconductor Devices1                           |
| 1.2 C     | Dejectives of this Research Work5                                  |
| 1.3 T     | hesis Organization6                                                |
| Chapter 2 | GaN-Based PSJ Technology9                                          |
| 2.1 G     | Gallium Nitride Material Properties9                               |
| 2.2 T     | wo-dimensional Electron Gas (2DEG) in GaN-based Heterostructures15 |
| 2.3 A     | lGaN/GaN-based HEMTs24                                             |
| 2.4 P     | olarization Super Junction (PSJ) HFETs31                           |
| 2.4.1     | Introduction to Polarization Superjunction                         |
| 2.4.2     | Characterization in GaN Polarisation Super Junction HFETs          |
| 2.5 St    | ummary45                                                           |
| Chapter 3 | PSJ Devices Simulation, Fabrication and Measurement46              |
| 3.1 Ir    | ntroduction                                                        |
| 3.2 P     | SJ Device Simulations47                                            |
| 3.2.1     | PSJ Diode Simulation                                               |
| 3.2.2     | PSJ HFET Simulation                                                |
| 3.3 P     | SJ Device Design                                                   |
| 3.3.1     | Design Objectives                                                  |
| 3.3.2     | Layout Schemes                                                     |

| 3.3.3     | PSJ Devices Design                                                | 58    |
|-----------|-------------------------------------------------------------------|-------|
| 3.3.4     | Optimization of Process Flow and Mask Design                      | 60    |
| 3.4 I     | PSJ Device Mask Design                                            | 66    |
| 3.5 F     | PSJ Device Fabrication                                            | 73    |
| 3.5.1     | Wafer Layer Spcification                                          | 74    |
| 3.5.2     | Preparation Work                                                  | 74    |
| 3.5.3     | Devices Photolithography                                          | 76    |
| 3.5.4     | Inductively Coupled Plasma (ICP) Etching                          | 76    |
| 3.5.5     | Plasma Enhanced Chemical Vapor Deposition (PECVD) and Dektak      | 81    |
| 3.5.6     | Thermal Evaporation and Lift-off Process                          | 82    |
| 3.5.7     | Rapid Thermal Annealing (RTA) for Ohmic Contacts                  | 85    |
| 3.5.8     | Reactive Ion Etching (RIE)                                        | 88    |
| 3.5.9     | Second Metal Layer (M2)                                           | 89    |
| 3.5.10    | Fabricated Wafers and Devices                                     | 89    |
| 3.6 F     | abricated Devices Characterisation                                | 90    |
| 3.6.1     | PSJ Diode Characterisation                                        | 91    |
| 3.6.2     | PSJ HFET Characterisation                                         | 94    |
| 3.7 S     | Summary                                                           | 100   |
| Chapter 4 | Analytical Modeling of Sheet Carrier Density and ON-Resistance in | ۱ PSJ |
| HFETs     | 101                                                               |       |
| 4.1 I     | ntroduction                                                       | 101   |
| 4.2 N     | Methodology                                                       | 102   |
| 4.2.1     | Models for 2DEG and 2DHG                                          | 102   |
| 4.2.2     | The Analytical Model for R (on, sp) of the OG PSJ HFET            | .109  |
| 4.2.3     | The Analytical Model for R (on, sp) of the SG PSJ HFET            |       |
| 4.2.4     | Simulated Model for R (on, sp)                                    | 114   |
| 4.3 N     | Measurement of OG PSJ HFETs and SG PSJ HFETs                      | 115   |

| 4.4     | Results and Analysis                                             | 119 |
|---------|------------------------------------------------------------------|-----|
| 4.4.    | 1 Results of OG PSJ HFETs                                        | 119 |
| 4.4.    | 2 Compared Results of SG PSJ HFETs                               | 122 |
| 4.5     | Summary                                                          | 123 |
| Chapter | 5 Lateral Multi-Channel PSJ Technology                           | 124 |
| 5.1     | Introduction                                                     | 124 |
| 5.2     | Lateral Multi-channel PSJ Devices Theoretical Limit Prediction   | 126 |
| 5.2.    | 1 The Theoretical Analysis for Lateral Multi-channel PSJ devices | 126 |
| 5.2.    | 2 The Simulated Analysis for Lateral Multi-channel PSJ Devices   | 132 |
| 5.3     | Feasible Devices Simulation                                      | 141 |
| 5.3.    | 1 On-state Performance for Lateral Multi-channel PSJ Devices     | 141 |
| 5.3.    | 2 Blocking Capability for Lateral Multi-channel PSJ Devices      | 144 |
| 5.4     | Summary                                                          | 150 |
| Chapter | 6 Vertical Multi-Channel PSJ Technology                          | 151 |
| 6.1     | Introduction                                                     | 151 |
| 6.2     | Vertical PSJ Device Theoretical Limit Prediction                 | 155 |
| 6.2.    | 1 The Theoretical Limit for Vertical SJ Devices                  | 155 |
| 6.2.    | 2 The Theoretical Limit for Vertical PSJ Devices                 | 157 |
| 6.3     | Blocking Capability for Ideal Vertical PSJ devices               | 163 |
| 6.4     | Scalable Vertical GaN-based PSJ FETs                             | 167 |
| 6.5     | Scalable Vertical GaN-based PSJ FETs Structure                   | 170 |
| 6.6     | Scalable Vertical GaN-based PSJ FETs Simulation                  | 171 |
| 6.7     | Summary                                                          | 175 |
| Chapter | 7 Conclusions and Future Work                                    | 177 |
| 7.1     | Conclusions                                                      | 177 |

| 7.2    | Future Work                 | 178 |
|--------|-----------------------------|-----|
| Append | dix-1: List of Publications | 181 |
| Append | dix-2: List of Figures      | 182 |
| Append | dix-3: List of Tables       | 192 |
| Append | dix-4: References           | 193 |

# Chapter 1 INTRODUCTION

## 1.1 Overview of Power Semiconductor Devices

Energy and the environment are becoming the main elements accompanying technology development. An electronic device driven by a clean, safe, and economical electric source is the first option that satisfies the most demanding of the market. The global energy demand is expected that renewable energy will provide more than one-fourth of global gross power generation from 2016 to 2021 [1]. Renewable energy sources, such as wind energy and solar power, now occupy nearly 33% of the electric power supply, which is the heart of next-generation energy sources. These energy resources benefit from the development of power electronics not only in the increasing efficiency but also from miniaturization and integration. As an essential part of electronic engineering, power electronics utilize solid-state electronics to control or convert electric power [2]. The global power electronics market will achieve USD 39.22 billion by 2025 [3]. Power electronics can manage the fluctuating power electronics can also be used in power management in the industry.

Power semiconductor devices are recognized as the critical components [4]. Power semiconductor devices used as a switch or rectifier are regarded as the core that accelerates the development of power systems. They can be classified by the terminal number, such as the two-terminal device (diode) and three-terminal devices (power MOSFET, IGBT and HFET).



Figure 1.1 Power semiconductor devices and applications [5].

Figure 1.1 demonstrates the representative applications of power semiconductor devices and the trade-off between power magnitude and frequency. An insulated-gate bipolar transistor (IGBT) is mainly used as a high-power switch and seems to fit the requirements of combining the high current capability and power density, especially the invention of clustered insulated-gate bipolar transistor (CIGBT) [6-8]. IGBT has begun to replace conventional bipolar transistors in low-frequency power electronic applications. However, considering the application of power semiconductor devices in the high-frequency operation system, power MOSFET (Si-based) and high-electron-mobility transistor (HEMT) are more competitive. They are majority carrier devices (unipolar power devices); therefore, they can manage the higher operating frequency with ultra-low loss switching, particularly with the emergence of COOL-MOSFET [9-11]. The outstanding performances of Si-based power MOSFET in low voltage fields make it a better choice when the voltage is below 200V. However, it is hard to utilize Si power MOSFET in high voltage areas considering physical limitations.

Material properties have significant impacts on the performance of power semiconductor devices. Silicon (Si) and gallium nitride (GaN) is the most common semiconductor materials. Silicon technology has developed rapidly in recent 30 years and has become relatively mature. It has reached a mark time stage and return on research is less than before. Although Silicon devices are still occupying most of the power electronic product market, the intrinsic material properties limit the improvement of Si power electronic industry.

Compared to Silicon, wide band gap (WBG) material presents advantages in different aspects. Silicon Carbide (SiC) provide promising thermal properties which can be used as a power switch. Diamond supply a more significant band gap and higher thermal conductivity. Gallium Nitride (GaN) has a better performance in the highfrequency operation system.

| Properties                                                      | Si   | SiC  | GaN         | Diamond |
|-----------------------------------------------------------------|------|------|-------------|---------|
| Bandgap Energy, $E_g(eV)$                                       | 1.12 | 3.26 | 3.45        | 5.45    |
| Critical Electric Field, <i>E</i> <sub>crit</sub>               | 0.3  | 2.2  | 3.3         | 10      |
| ( <i>MV/cm</i> )                                                |      |      |             |         |
| Electron Mobility, $\mu_n$                                      | 1500 | 1000 | 1500 (Bulk) | 3800    |
| $(cm^2/V \cdot s)$                                              |      |      | 2000        |         |
|                                                                 |      |      | (2DEG)      |         |
| Thermal Conductivity, $\lambda$                                 | 1.5  | 4.5  | 1.3         | 22      |
| $(W/cm \cdot K)$                                                |      |      |             |         |
| Electron Saturation                                             | 10   | 20   | 22          | 27      |
| Velocity, <i>v<sub>sat</sub></i> (10 <sup>6</sup> <i>cm/s</i> ) |      |      |             |         |
| $\overline{M_{RonA}} = \varepsilon \mu E_c^{3}$                 | 1    | 560  | 2100        | 9300    |
| $M_{Loss} = \sqrt{\mu} E_c$                                     | 1    | 8.2  | 14          | 32      |

| $M_{Area} = \varepsilon \sqrt{\mu} E_c^2$     | 1 | 68   | 150   | 290 |
|-----------------------------------------------|---|------|-------|-----|
| $M_{Thermal} = \sigma_{th} / \varepsilon E_c$ | 1 | 0.36 | 0.083 | 1.5 |

Table 1.1 Silicon and WBG semiconductors intrinsic material properties [12-14].

Table 1.1 shows the basic intrinsic parameters of some competitive semiconductor materials (Si and WBG) in the market and the relevant functions are used to estimate area-specific on-resistance, total device loss, chip area and thermal capability, respectively. Value of MRonA, MLoss, MArea and MThermal are inversely proportional to conduction loss refer to area-specific on-resistance, total device loss (conduction and switching loss), chip area size and temperature increment, respectively. All the material properties and factors listed above indicate that diamond is superior to the others. SiC thermal conductivity is better than Si. GaN performance exceeds Si in critical electric field and saturation velocity. Because the band gap is larger than Si in WBG devices, WBG material could offer devices with higher activation energy. They are utilized in high-temperature conditions. The critical electric field could determine device breakdown voltage. Therefore, WBG material could also support power semiconductor devices with a higher blocking capability. High carrier saturation velocity in WBG devices is applied in fast switching and the high-frequency system. Hence, considering the trade-off between the cost of device fabrication and the estimated performance of intrinsic material properties, GaN presents a promising developing prospect among most WBG materials. The properties of GaN devices can support the fabrication of high-efficiency (higher than 99%), 2-6kW-range power converters [15-19]. The switching frequencies of such a converter can reach above 1 MHz and with proper design, the manufacturing frequency of the integration or hybrid GaN-based CMOS can reach 40–75MHz [20-22]. The high-frequency operation can substantially reduce the size of inductors and capacitors. Therefore, it results in a compact GaN-based converter design. GaN devices are the most promising candidate for next-generation power semiconductor devices. Commercial GaN-based power electronic devices are now available from Transphorm, Panasonic, GaN system, Avogy, Infineon…

#### **1.2** Objectives of this Research Work

Over the past years, GaN has become an excellent material for fabricating power semiconductor devices. GaN-based power devices have excellent performance in the power electronic system compared with Si-based devices. The development of GaNbased power devices, particularly representative high electron mobility transistors (HEMT) and diodes increase energy efficiency in power converters. However, GaNbased power devices also suffer from challenging issues, such as current collapse/dispersion (leading to increased conduction losses during high-frequency switching and under high voltage stress during switching), lack of high voltage blocking capability and lack of avalanche capability (this makes it imperative to operate at voltages lower than the breakdown voltage at all times).

The invention of the Polarization Super Junction (PSJ) concept shows the potential to effectively solve these issues and optimize the trade-off between power devices blocking capability and area-specific on-state resistance (R (on, sp)). Power Microelectronics Team demonstrated proof of the PSJ concept on diodes and transistors at the University of Sheffield in 2011 (**Figure 1.2**).



Figure 1.2 Theoretical and reported area-specific on-state resistance vs breakdown voltage.

Based on the PSJ concept, this research work mainly focuses on three parts. The first part evaluates and implements the simulation model for PSJ devices and the fabrication of PSJ devices. The second part is based on the fabricated devices, building the analytical model compared with the simulated and measurement results. In the final piece, multi-channel PSJ concepts extended from the lateral PSJ concept, including lateral and vertical designs, are proposed and demonstrated through the theoretical analysis model.

#### 1.3 Thesis Organization

The thesis is organized as follows:

In Chapter 1, there is a brief overview of WBG power semiconductor devices and an introduction to GaN-based devices. The main challenges are discussed. As a solution, the PSJ technology is also proposed.

Chapter 2 introduces the foundations of GaN material properties and the application of GaN-based High Electron Mobility Transistor (HEMT) technology in power electronic systems. This chapter also introduces the Polarization Super Junction (PSJ) concept, including the invention of PSJ structures, the formation of 2DEG and 2DHG and the development of PSJ technology.

Chapter 3 presents the Polarization Super Junction (PSJ) simulation and offers a detailed description of the PSJ devices design, mask design, process flow and device fabrication. Measured experimental results of devices fabricated in Sheffield at the wafer level are presented and compared with devices manufactured in Powdec kk.

In Chapter 4, an analysis of the ON-state behaviour of the fabricated Ohmic Gate (OG) and Schottky Gate (SG) PSJ HFETs is demonstrated. Theoretical models for calculating the sheet densities of 2DEG and 2DHG are proposed and calibrated with numerical simulations and experimental results. Two different gate structures (Ohmic gate and Schottky gate) are considered herein.

Chapter 5 demonstrated a detailed theoretical analysis of area-specific on-state resistance ( $R_{(on, sp)}$ ) of lateral multi-channel polarisation super-junction (PSJ) technologies at room temperature. Analytical models reported in Chapter 4 have been used to calculate the theoretical limit  $R_{(on, sp)}$  of PSJ devices. Moreover, calculated, and simulated results of lateral multi-channel PSJ devices based on practical implementation are also analyzed. In addition, the impact of Al composition and AlGaN thicknesses are investigated.

Chapter 6 investigated the theoretical limit of  $R_{(on, sp)}$  on vertical polarisation superjunction (PSJ) technology. Typical multi-layer PSJ devices with vertical structures for reducing  $R_{(on, sp)}$  to theoretical limit are investigated and compared with Gallium Nitride (GaN)-based Super Junction (SJ) devices. Theoretical models, demonstrated in Chapter 4, are used to calculate the  $R_{(on, sp)}$  of PSJ devices and calibrate with numerical simulations. Chapter 6 also proposed a novel multi-polarization channel applied to realize normally-off and high-performance vertical GaN device devices for low voltage applications. This structure is made with 2DHG introduced to realize the enhancement mode channel instead of p-GaN as conventional vertical GaN MOSFETs. As the 2DHG depends upon growth conditions, p-type doping activation issues can be overcome. The Mg-doped layer is only used to reduce the short-channel effects, as the 2DHG layer is too thin. Two more 2DEG layers are formed through AlGaN/GaN/AlGaN/GaN polarization structure. The calculation results show this novel vertical GaN MOSFET – termed as SV GaN FET - has the potential of breaking the GaN material limit in the trade-off between  $R_{(on, sp)}$  and breakdown voltage at low voltages.

Finally, in Chapter 7, a fair summation and future research work will be included in this chapter.

# Chapter 2 GAN-BASED PSJ TECHNOLOGY

In this chapter, initially, **Gallium Nitride (GaN) material properties are first introduced.** Subsequently, the theory of III-V material polarization and the engineering of GaN-based high electron mobility transistor (HEMT) technology will also be explained. Simultaneously, the polarization super-junction (PSJ) concept, to overcome the trade-off between the area-specific on-state resistance (R (or, sp)) and the blocking capability (BV) of unipolar power devices, is introduced. A brief description of the electrical characterization of power devices is also illustrated in this chapter.

## 2.1 Gallium Nitride Material Properties

Gallium Nitride (GaN) is a kind of wide bandgap semiconductor material. The power semiconductors industry plays an essential role as a binary III-V direct material that is comprehensively researched. The bandgap of GaN is 3.4eV [23]. Wurtzite is the most critical crystal structure for GaN in the power microelectronics industry. Zinc blende and rock salt are the other two crystal structure of GaN. Thermodynamically, the wurtzite structure is more stable under standard conditions [24, 25].



Figure 2.1 Gallium nitride wurtzite structure [26].

As the most common crystal structure, Wurtzite GaN, a hexagonal close-packed (HCP) structure, is used in the fabrication of power semiconductor devices, RF technology and optoelectronic applications, as shown in Figure 2.1. In a compound of GaN, the chemical bond is constructed by Gallium and Nitride atoms. The polarity in electronegativities causes an effective dipole through the atomic bond. The dipole can introduce a net polarization among the macroscopic layers when the crystal has an appropriate symmetry structure. In the cubic crystal structure, the dipole moments from the atomic bond cancel each other when no strain exists. It can cause no net polarization among the crystal. In III-V (GaN) semiconductor materials, the nuclear crystal noncentrosymmetric arrangement exists even under no applied strain, which is a net dipole moment [27, 28]. This phenomenon is called spontaneous polarization ( $P_{SP}$ ) and the orientation is along the (0001) direction. It is also paralleled to the c-axis, as shown in Figure 2.2.



Figure 2.2 Schematics of wurtzite Gallium face Gallium Nitride and Nitride face Gallium Nitride crystal structure with a spontaneous polarization (*Psp*) [29].

As shown in Figure 2.2, the direction of the spontaneous polarization is related to the crystal growth direction. The layout of the lattice does not have a reverse plane vertically on the c-axis (0001). Because of this, the surfaces have either Gallium or Nitrogen atoms. The surface property is fundamentally important because the surface atom determines the polarity of the polarization charges. These immobile charges

interact and impact the mobile charges on the microscopic structure. The aspect effectively manipulates the design of heterojunction GaN-based devices.



Figure 2.3 Wurtzite Gallium Nitride crystal structure [30].

As discussed previously, GaN wurtzite crystals usually grow in the direction (0001), which leads to a spontaneous and voltage polarization field. Figure 2.3 shows the wurtzite crystal structure and the solid ball represents nitrogen atoms, while hollow balls are gallium atoms when coagulating membranes. As shown in Figure 2.4, the 3D crystal of the wurtzite structure is demarcated with the dashed line.



Figure 2.4 Schematic Galium Nitride crystal structure of the unit cell [27].

The lattice constant is labelled as *a*, and along the vertical c-axis is *c* in the basal layer. The bond Ga-N<sub>c1</sub> is represented by u x c, where u stands for the internal cell constant and is described as  $(c/a)^2$ . In the ideal situation,  $c/a = \sqrt{(8/3)} = 1.633$  [27].

Because of the spontaneous polarization inherent in GaN wurtzite crystal structure, the effective polarization is enhanced when the strain works on the material, which can also occur in growing heterostructures with different lattice constants. The polarization exists when the material is in a strain situation. It is relatively higher in Gallium Nitride material than in other compounds, which concerns piezoelectric polarization. Table 2.1 demonstrated the mechanical and piezoelectric constants and the spontaneous component of the polarization for three binary nitride semiconductors [27, 28, 31].

| Symbol                     | Unit | Value                                 |
|----------------------------|------|---------------------------------------|
| $\epsilon_{Al_xGa_{1-x}N}$ |      | $8.5x\epsilon_0 + 8.9(1-x)\epsilon_0$ |
| $\epsilon_{GaN}$           |      | $8.9\epsilon_0$                       |

| $E_g(Al_xGa_{1-x}N)$    | eV                      | $E_g(AlN)x + E_g(GaN)(1-x) - 1.3x(1-x)$                                |
|-------------------------|-------------------------|------------------------------------------------------------------------|
| $E_g(GaN)$              | eV                      | 3.43                                                                   |
| $\sigma_{AlGaN}$        | <i>C/m</i> <sup>2</sup> | $\left  \Delta P_{sp} \right  + \left  \Delta P_{pz} \right $          |
| $P_{sp}(GaN)$           | <i>C/m</i> <sup>2</sup> | -0.034                                                                 |
| $P_{sp}(Al_xGa_{1-x}N)$ | <i>C/m</i> <sup>2</sup> | (-0.09x - 0.034(1 - x))                                                |
| $P_{pz}(Al_xGa_{1-x}N)$ | <i>C/m</i> <sup>2</sup> | $2\frac{a(x)-a_0}{a_0}\left(e_{31}-\frac{c_{13}}{c_{33}}e_{33}\right)$ |
| $a(Al_xGa_{1-x}N)$      | Å                       | $a(Al_xGa_{1-x}N) = 3.112x +$<br>3.189(1-x)                            |
| $a_0(GaN)$              | Å                       | 3.189                                                                  |
| Z <sub>31</sub>         | C/m <sup>2</sup>        | -0.53x - 0.34(1 - x)                                                   |
| Z <sub>33</sub>         | <i>C/m</i> <sup>2</sup> | 1.5x + 0.67(1 - x)                                                     |
| <i>C</i> <sub>13</sub>  | Gpa                     | 127x + 100(1 - x)                                                      |
| C <sub>33</sub>         | Gpa                     | 382x + 392(1 - x)                                                      |

Table 2.1 Parameters for III-V Nitride material

*z*<sub>31</sub> and *z*<sub>33</sub> stand for the piezoelectric coefficient, respectively. *C*<sub>13</sub> and *C*<sub>33</sub> represent the elastic constants. *a* and *a*<sub>0</sub> are the lattice constants of the strained (AlGaN) and base layers (GaN).  $\epsilon_{AxlGa(1-x)N}$  and  $\epsilon_{GaN}$  are dielectric constants of AlGaN and GaN material.

When the Gallium polar layer is in uniform in-plane tensile strain, The cumulative zingredient of polarization (along (0001) direction) accompanied by all these bonds reduces, resulting in a sum of the piezoelectric polarization in the direction of the (000-1), as shown Figure 2.5. The same occurs in a nitrogen polarity film, while the net polarization is in the direction (000-1) [32].



Figure 2.5 3D layout of a Gallium Nitride tetrahedron with Ga/N face when in the tensile strain [32].

Considering the situation of the tetrahedron with the compressive strain, the sum of piezoelectric polarization direction is (0001) in the Gallium-polarity circumstances, and the case of N-polarity along the direction of (000-1) is presented in Figure 2.6 [32].



Figure 2.6 3D configuration of a Gallium Nitride tetrahedron with Ga/N face when in the compressive strain [32].

The spontaneous and piezoelectric polarization is essential in the physics and engineering of GaN hetero-structures technology.

## 2.2 Two-dimensional Electron Gas (2DEG) in GaN-based

### Heterostructures

The two-dimensional Electron Gas (2DEG) concept first emerged in AlGaN-GaN hetero-structure in 1992 [33]. The idea of hetero-structure based transistors goes more than three decades back when AlGaN/GaN High Electron Mobility Transistors (HEMT) was developed. AlGaN/GaN hetero-structures development was a milestone style in the evolution of III-V group heterogeneous transistors. A conventional single hetero-structure HEMT device typically consists of an undoped AlGaN and a GaN layer. They are sequentially developed on the sapphire substrate. The sheet charge density of the 2DEG at the single AlGaN/GaN hetero-interface can reach 1×10<sup>13</sup> cm<sup>-2</sup> level, which is determined by the density of electron states at the quantum well of interface, and the Al concentration.



Figure 2.7 Band diagram of a conventional AlGaN–GaN HEMT illustrates the 2DEG quantum well channel [25].

Figure 2.7 presents the band diagram of a typical GaN-based HEMT.  $\varepsilon_{AIGaN}$  and  $\varepsilon_{GaN}$  stand for the electric fields in the corresponding layers.  $\sigma_{AIGaN}$  are the surface sheet charge of AlGaN layer.  $n_s$  represents the sheet carrier density of 2DEG and 2DHG.  $\Delta n$  is the quantum well of 2DEG. AlGaN has larger bandgap than GaN. The bandgap of AlGaN increases when the Al mole fraction increases. 2DEG is formed because the large bandgap in AlGaN. At the interface of AlGaN/GaN structure, free electrons to diffuse from large bandgap material to the smaller bandgap material. The potential barrier at the interface confines the electrons to the quantum well. At the interface of AlGaN/GaN, the spacer layer separates the 2DEG from any ionized donors. The reduction of Coulomb scattering causes the mobility of 2DEG to be relatively high.

The high density and mobility of 2DEG are a considerable candidate for carriers in the transistor and are critical in developing GaN-based HEMT architecture.

At room temperature, the 2DEG mobility for an Al<sub>0.13</sub>Ga<sub>0.87</sub>N/GaN heterojunction was 830 cm2/Vs [28], due to the relatively high 2DEG density in AlGaN/GaN structure. The value will monotonically increase and saturate at the mobility around 2600 cm<sup>2</sup>/V s with a temperature of 77 K. When further reduce the temperature from 77 to 4.2 K, the mobility of 2DEG will not change much [28]. Through the Van Der Pauw and Hall measurement methods, the sheet carrier density was estimated to be 2.6 x 10<sup>12</sup> cm<sup>-2</sup>at 7 K in the unintentionally doped sample [28]. Because of the high mobility, high density and unintentional doping properties in AlGaN/GaN hetero-structures, heterostructure field effect transistors (HFETs) play an essential role in the power semiconductor industry. HEFTs become promising candidates for high voltage, high current and high power electronic systems in microwave frequencies [34-37].



Figure 2.8 Polarization induced sheet charge density and directions of the spontaneous and piezoelectric polarization [28].

As shown in Figure 2.8, in the case of tensile strain, the direction of piezoelectrical polarization is parallel with spontaneous polarization and is antiparallel with the case of compressive strain. If the polarity is flipped from the Ga surface to the N surface in material, the piezoelectric and spontaneous polarization will change its directions. Figure 2.8 illustrates, in Gallium face and Nitride face, the spontaneous and piezoelectric polarization directions under the situation of strain or without strain. As can be inferred, the magnitude of polarization in the two hetero-structure layers would be different and would change abruptly. The gradient of polarization in space is the polarization-induced charge density defined by  $QP = \Delta P$ . Therefore, at the top

and bottom interfaces from GaN/AlGaN/GaN hetero-structure, the polarization sheet charge density of 2DEG can be expressed by (2.1)

$$\sigma = P(top) - P(bottom)$$
  
= [P<sub>SP</sub>(top) + P<sub>PE</sub>(top)]  
+ [P<sub>SP</sub>(bottom) + P<sub>PE</sub>(bottom)] (2.1)

When the induced polarization charge is positive (+ $\sigma$ ), free charges will compensate and form the charge balance condition. It is the same electrons that comprise the 2DEG at the interface. Based on the charge neutrality theory, the negative charge will generate a 2-Dimensional Hole Gas (2DHG) at the interface. The magnitude of induced polarization charge density (- $\sigma$ ) is determined by (2.2)

$$|\sigma| = [P_{SP}(AlGaN) + P_{PE}(AlGaN)] - [P_{SP}(GaN)]$$
(2.2)

The maximum sheet charge concentration at the interface of a nominally undoped AlGaN/GaN structure is given by (2.3)[28]

$$n_{S}(x) = \frac{+\sigma(x)}{e} - \left(\frac{\epsilon_{0}\epsilon(x)}{de^{2}}\right)\left[e\varphi_{b}(x) + E_{F}(x) - \Delta E_{C}(x)\right]$$
(2.3)

Where *d* stands for the width of the AlGaN layer,  $e\Phi_b$  expresses the Schottky barrier of a gate contact,  $E_F$  represents the Fermi level concerning GaN conduction band energy, and  $\Delta E_c$  stands for the conduction band offset at the interface of AlGaN/GaN.

The measured sheet carrier concentrations of undoped AlGaN/GaN hetero-structures is matched well with calculated prediction when the barrier alloy compositions (Al) is between 0.15 and 0.3. The measured 2DEG concentration is close to the maximum concentration to compensate for the board charge caused by polarization. AlGaN/GaN structure containing x= 0.4 and x= 0.15 is not suitable for high-quality HFET. When x = 0.4, the high-crystal grid and thermal mismatch between the GaN buffer and the barrier layer are structural deficiency densities in the high-density AlGaN and the rough interface, thereby limiting the 2DEG migration rate. For x= 0.15, the offset between AlGaN and GaN layer becomes smaller, resulting in an insufficient limit of 2DEG concentration by induced polarization [28].

I.P. Smorchkova et al. [38] reported the formation of 2DEG in the Al<sub>0.27</sub>Ga<sub>0.73</sub>N/GaN hetero-junction with a 3nm barrier thickness, which is attributed to the same to the energy level of the surface donor-like states as shown in Figure 2.9.



Figure 2.9 2DEG sheet charge density vs AlGaN barrier width [38].

When further increases in the barrier width, the density of 2DEG increases. It will saturate at the value close to the polarization-induced charge density in the AlGaN layer.



Figure 2.10 2DEG sheet charge density in the Al<sub>x</sub>Ga<sub>1-x</sub>N/GaN hetero-junction vs AlGaN composition x [38].

As demonstrated in Figure 2.10, in the linear region (0.09 < x < 0.31), the increasing rate of 2DEG density refers to Al content in AlGaN barrier is approximate to  $dN_s/dx = 5.45 \times 10^{13}$  cm<sup>-2</sup>.



Figure 2.11 2DEG sheet charge density in the Al<sub>x</sub>Ga<sub>1-x</sub>N/GaN hetero-junction vs mobility [28].

As shown in Figure 2.11, at low-temperature condition, 2DEG mobility decreases with the Al mole fraction and AlGaN barrier thickness increases. The experimental results are because of the possible changes in disordered alloy scattering or interface roughness scattering, which increase considerably with 2DEG density [38].



Figure 2.12 Band diagrams of three heterostructures: (a) AlGaN/GaN hetero-junction, (b) GaN/AlGaN/GaN heterojunction with the thin GaN cap layer, and (c) GaN/AlGaN/GaN with heterojunction sufficiently thick GaN cap layer [39].

The simulation also proves the existence of a 2DHG at the upper interface of GaN/AlGaN/GaN structures when the GaN cap layer is thick enough. GaN cap layers, as demonstrated in Figure 2.12.



Figure 2.13 The GaN cap layer thickness vs sheet carrier density and Hall mobility of a GaN/AlGaN/GaN heterojunction structure with a fixed AlGaN layer thickness of 20 nm [39].

As shown in Figure 2.13, the existence of the GaN cap layer causes a decrease in the sheet carrier density from 1.3×10<sup>13</sup> cm<sup>-2</sup> (without GaN cap) to 6×10<sup>12</sup> cm<sup>-2</sup> (with 30 nm GaN cap).

It proves that the 2DEG sheet charge density strongly depends on the thickness of the AlGaN layer and the Al concentration of AlGaN. The 2DEG sheet charge density increases proportionally with the thickness of the AlGaN layer. When the thickness is beyond a critical value, the tensile strain in the AlGaN layer become relax because of the cracking. The piezoelectric components reduce in this situation and can eventually diminish the 2DEG altogether. Al concentration can determine the thickness of the strain in the AlGaN layer. These two elements are inversely proportional.

#### 2.3 AlGaN/GaN-based HEMTs

A high electron mobility transistor is a field-effect transistor. It is built on the theory of hetero-structure formed from different materials with different bandgaps. Usually,

2DEG is applied as the carrier in HEMT. The HEMT is a necessary field-effect transistor widely used in most power electron systems. A typical AlGaN/GaN HEMT has epitaxially grown AlGaN on GaN, 2DEG form at the interface with high sheet density and mobility. The 2DEG serves as the transistor channel.



Figure 2.14 Schematic cross-section of the conventional AlGaN/GaN HEMT [25].

As depicted in Figure 2.14, the schematic cross-section of a typical conventional GaNbased HEMT is demonstrated. Devices can be grown on a non-native substrate, such as Si, SiC or Sapphire. GaN or AlN is grown as a buffer layer refers to the nucleation layer to realize wurtzite GaN can be grown on the non-native substrate mentioned above. Hydride Vapor Phase Epitaxy (HVPE), Metal-Organic Chemical Vapor Deposition (MOCVD) and Molecular Beam Epitaxy (MBE) are some typical methods which is introduced for GaN/ AlGaN epitaxial growth. The gate electrode is Schottky type in a conventional AlGaN/GaN HEMT. The drain and source electrodes are ohmic contacts to 2DEG. As shown in Figure 2.14, 2DEG creates the device channel from which current flow from source to drain as a normally-on device. In the cross-section of the conventional GaN HEMT device, the Schottky gate could manage the device on and off, compared with an ohmic contact applied on the source and drain. Usually, the Gate material is Ni or Pt, and the Source and Drain material are Ti or Al. When a negative voltage is applied to the gate, the conduction path is disrupted or cut off since the 2DEG under the gate region is depleted, as demonstrated in Figure 2.15.



Figure 2.15 Energy band diagram for varying Gate Voltage (V<sub>G</sub>) (a)  $V_G > 0$  (b)  $V_G < 0$  (c)  $V_G < V_T$  [40].

Figure 2.15 shows the turn on and off of the HEMT channel by varying the gate voltage  $V_G$  with the corresponding energy band diagram. The blue dotted line is the Fermi level. The solid line stands for the conduction band. When a positive or negative gate voltage is applied on the structure, the Schottky barrier ( $\Phi_b$ ) will reduce or increase.  $V_T$  refers to the threshold voltage of the HEMT.

The characteristics of an ideal power semiconductor device should conduct large currents with relatively lower voltage drop when the device is on-state. It should also be operated with extensive blocking capability and minimal off-state leakage current. Devices should switch instantly when triggered on to off or vice versa, minimising losses.

In the conventional GaN-based HEMT, the static electrical characteristics depend on 2DEG density/mobility and peak electron saturation velocity. The charge concentration ( $n_s$ ) at the AlGaN/GaN interface under the condition with a gate bias ( $V_g$ ) could be expressed as (2.4)[32]

$$n_S = \frac{\varepsilon_{AlGaN}}{q(d + \Delta d)} (V_g - V_{th})$$
(2.4)

Where *q* stands for the charge of the electron, *d* represents the total thickness of the AlGaN layer,  $\Delta d$  is typically around 2–4 nm for GaN and stands for the location of the peak density of the 2DEG from the heterointerface,  $\varepsilon_{AlGaN}$  is the dielectric constant of the AlGaN layer and *V*<sub>th</sub> represents the threshold voltage, as shown in (2.5)

$$V_{th} = \phi_b - \frac{1}{q} \Delta E_c - V_{p2} - \frac{qd}{\varepsilon_{AlGAN}} (n_p + N_B W_d)$$
(2.5)

Where  $\Phi_b$  is height of the Schottky barrier.  $\Delta E_c$  stands for the conduction band discontinuity.  $V_{p2} = qN_d(d_d)^2/2\varepsilon_2$  and  $N_d$  represent the barrier layer donor density.  $d_d$  representes barrier layer thickness,  $n_p$  is the polarization charge at the interface. The charge determines  $N_BW_d$  due to bulk doping [32].

In ideal conditions, *V*<sub>th</sub> stands for the threshold voltage. However, in the practical situation, the channel's current and free sheet charge are plotted against the gate voltage. The extrapolation of the linear region to zero charges will determine the threshold voltage.

As in HFETs, Drain Current (*I*<sub>DS</sub>) and Drain Voltage (*V*<sub>DS</sub>) association, also known as transistor output characteristics, has two central regions: the linear and saturation. The model presented by H. Morkoc et al. [32] has an approach of a two-piece model and considers an abrupt transition from a constant mobility regime (linear region) to the continual velocity regime (saturation region)

In the linear region, the drain current  $(I_d)$  is illustrated as (2.6)[32]

$$I_d = \frac{\mu_{2DEG}Z}{L} \frac{\varepsilon_{AlGaN}}{d} \left[ \left( V_g - V_{th} \right) V_d - \frac{{V_d}^2}{2} \right]$$
(2.6)

Where  $\mu_{2DEG}$  represents the 2DEG mobility and Z is the gate width. The on-state resistance is evaluated by differentiating  $I_d$  concerning  $V_d$  in this regime.

The current is saturated when the drain voltage increases and exceeds its critical value, hence causing the velocity to saturate, and could be expressed as (2.7)
$$I_d = qZv_{sat}n_s = \frac{\varepsilon_{AlGaN}Zv_{sat}}{d} [(V_g - V_{th}) - V_{dss}]$$
(2.7)

Where  $v_{sat}$  stands for the saturation velocity and  $V_{dss}$  is the saturation drain voltage.

In a bulk material, the critical electric field is defined by the avalanche breakdown. The value is proportional to the square of the energy bandgap  $(E_{br} \alpha(E_g)^2)$ . The breakdown voltage is proportion to the fourth degree of the bandgap. The avalanche breakdown voltage is reduced at higher dopant concentrations. The relationship between material avalanche breakdown voltage and doping concentration is  $V_B \propto (N_D)^{-0.75}$ . The expression for device avalanche breakdown can be shown as (2.8), where  $E_g$  is the bandgap of n-type material and  $N_D$  stands for doping concentration [32]:

$$V_B = 23.6E_g^4(eV)(\frac{N_D(cm^{-3})}{10^{16}})^{-0.75}$$
(2.8)

Since GaN-based HEMTs/HFETs are mostly planar devices, surfaces play a significant role in the devices blocking capability. Therefore, the breakdown voltage values would differ from those predicted by the above equation. The field is not mature. The passivation may work concerning optimising the surface state. Moreover, the drain breakdown voltage is complicated and is mainly depends on the gate leakage currents (attributed to surface states). In practice, the breakdown voltage is usually defined as when the leakage current exceeds 1mA/mm.

Electric field management has been a vital issue for conventional GaN-based HFETs, to enhance the  $V_B$  to the theoretical limit. Figure 2.16 presents the cross-section of the traditional HFET with a Schottky-type gate. The electric field is crowded at the gate edge in the absence of a field plate, as shown in Figure 2.16(b), because positive polarization charges form at the AlGaN/GaN interface [41].



Figure 2.16 Cross-section of the conventional HFET in (a) forward conduction (b) OFF-state [41].

Generally, Field Plate (FP) technologies are introduced to suppress the crowding of 2DEG reducing the peak of electric field. FP Technologies enhance GaN-based HEMTs  $V_B$  by modifying the electric field distribution, reducing gate leakage current, and mitigating hot electron generation, as illustrated in Figure 2.17 [42-44].



Figure 2.17 Cross-sectional structure of GaN-based HFET with field plate structure (FP-HEMT) and electric field distribution along with the interface of the AlGaN layer with field plate (solid line) and without field plate (dashed line) [42].

However, even in FP-HFET, there are still two peaks in the electric field distribution, which is not entirely suppressed. Analysis of the field plate HFET device electric field distribution first peaks at the gate electrode of the drain side and the other peaking happens at the drain electrode, as shown in Figure 2.17. Therefore, field plate technology could be improved by optimizing electric field distribution.



Figure 2.18 Schematic of field plate engineering applied on AlGaN/GaN HFET [44].

Field plate length also affects increasing breakdown voltage. Double FP device further improved breakdown value from 600V to 800V as breakdown testing is presented in Figure 2.18. From dual FP device electric field distribution, it still has optimizing potential; however, FP design could only reduce the peak value and could not overcome it. Over-designed and excessively focused on FP structure will increase the cost of manufacturing. To fix it, polarization super junction HFET was invented and had a better performance on current collapse and dynamic on-state resistance.

The transconductance is also an essential parameter for HFETs. It is termed the drain current variation rate concerning incremental change with gate voltage.

$$g_m = \left(\frac{\partial I_d}{\partial V_g}\right)_{V_d = const} \tag{2.9}$$

The transistor operation's saturation region describes the transistor operation's transconductance of a typical GaN-based HFET. It can be expressed in (2.9)-(2.11) [32]

$$g_{m} = \left(\frac{\partial I_{d}}{\partial V_{g}}\right)_{V_{d}=const}$$

$$= \frac{2Z\varepsilon\mu_{2DEG}(V_{g} - V_{off})}{(d + \Delta d)L}((1 + \xi_{d})$$

$$+ ((1 + \xi_{d})^{\frac{1}{2}}))^{-1}$$

$$\xi_{d} = \frac{2\mu_{2DEG}(V_{g} - V_{off})}{v_{sat}L}$$
(2.11)

When the circuit effect is taken into account, the measured extrinsic transconductance from transistor transfer characteristics can be expressed as (2.12)[32]

$$(g_m^{max})_{ext} = \frac{g_m^{max}}{1 + R_s g_m^{max}}$$
 (2.12)

In (2.9)  $(g_m)^{max}$  represents to the peak transconductance value (obtained from the sheet charge density fully undepleted under the gate).  $R_s$  stands for the parasitic source resistance.

GaN-based HEMTs/HFETs have a better performance in power electronic operation system. GaN-based power devices have achieved high reliability, stability and outstanding performance. The rapid evolution of wide bandgap semiconductors places the GaN transistor as a critical promotion candidate for the power semiconductor device market.

## 2.4 Polarization Super Junction (PSJ) HFETs

The Polarization Super Junction concept is based on the GaN cap layer built on heterostructure AlGaN/GaN. It utilizes a concept of polarization compensation effect in two hetero-interface. An equivalent magnitude of positive and negative polarization charge  $\sigma$  (10<sup>13</sup>) exists at AlGaN/GaNand GaN/AlGaN interfaces.

#### 2.4.1 Introduction to Polarization Superjunction

Superjunction (SJ) concept emerged and developed almost three decades ago in Silicon-based power semiconductor devices. SJ has become a well-established and commercialized approach for manufacturing power MOSFETs. SJ concept can conquer the trade-off of the material theoretical limited relationship between breakdown voltage and area-specific on-state resistance in conventional planar semiconductor devices. By controlling the doping concentration and the thickness of the p-pillar and n-pillar, SJ devices can realize the charge balance condition to increase the breakdown voltage, at the same time, reduce the on-state resistance [9]. Figure 2.19 depicts the 3D cross-section and electric field distribution of a typical Schottky Barrier Diode (SBD) and SJ diode [45].



Figure 2.19 Device cross-section and electric field distributions when devices are nearly breakdown (a) conventional SBD and (b) SJ diode [45].

 $E_B$  stand for the critical electric field and  $V_B$  is breakdown voltage. The relationship between  $E_B$  and  $V_B$  is derived from the basic theory of electrostatic. The line integral defines the electric potential at a point in a static electric field E

$$V_E = -\int_C E \cdot dl \tag{2.13}$$

*C* is an arbitrary path connecting the point with zero potential to the end. Compared to different devices with SJ structures and without SJ structures with the same dimensions, SJ devices can support relatively higher voltage. In wide bandgap semiconductors, for instance, GaN or Silicon Carbide (SiC),  $E_B$  is nearly ten times higher than Si. In comparison, the transfer SJ concept to wide bandgap semiconductors is complex because a relatively accurate doping control technique is necessary to realise a perfect charge balance condition [45].

The Polarization Super Junction (PSJ) concept was first proposed by A. Nakajima et al. in 2006 [45]. A cross-section of a diode developed on the PSJ concept is presented in Figure 2.28



Figure 2.20 (a) Schematic device structure of PJ diode (b) polarization charge of 2DEG and 2DHG (c) AlGaN/AlGaN structure band diagram [45].

The PSJ concept is based on the polarization charge compensation effect to realize the coexistence of high-density two-dimensional electron gas (2DEG) and two dimensional hole gas (2DHG) at the hetero-interfaces to realize charge balance. A high-density polarization charge  $\sigma_{\rm P} \sim 10^{13}$  cm<sup>-2</sup> is formed at the hetero-interfaces of AlGaN/GaN/AlGaN. Both positive and negative polarization charges exist at GaNAlGaN/GaN hetero-interfaces, as shown in Figure 2.20(b). The sheet charge density including positive and negative can be managed identically for each layer grown. Hence, the charge balance condition can be easily achieved in PSJ structures. Charge compensation effects in PSJ devices are similar to ideal SJ structures. Figure 2.20(c) presents the simplified band structure of a PSJ Structure. Due to the polarization effect, 2DEG and 2DHG with significant high density are formed at the heterointerfaces of GaNAlGaN/GaN at the same time, respectively, without any intentional doping. This have been proved by Power Microelectronics Team in

Sheffield [46]. This advanced feature in PSJ devices is superior to SJ devices. 2DEG and 2DHG are restricted to quantum wells at the AlGaN/GaN and GaN/AlGaN interfaces. The mobilities of 2DEG and 2DHG are significantly high due to the low level of impurity scattering. Based on the theoretical prediction of 2DHG induced by negative polarization charges, similar to 2DEG, high-density 2DHG, which reached the Power Microelectronic team, first demonstrated more than 10<sup>13</sup> cm<sup>-2</sup> at the University of Sheffield and PowDec K.K from Japan in 2010 [47, 48]. Figure 2.21(a) shows the layer structure, including a double-hetero GaN/AlGaN/GaN structure with a p-GaN cap layer.



Figure 2.21 (a) p-GaN/u-GaN/AlGaN/u-GaN layers specification and (b) corresponding band diagram [47].

Al composition in the AlGaN layer is 23%, and the thickness is 47nm. The Mg doping concentration of the 20nm p-GaN is 3×10<sup>19</sup> cm<sup>-3</sup>. The measured 2DHG sheet density and mobility are  $1.1 \times 10^{13}$  cm<sup>-2</sup> and 16 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, respectively. The Mg layer, which is also called p-GaN layer, is only used for forming p-type base contact, does not contribute to the charge balance. This is because the charge density from the Mg layer is much lower than 2DHG [49] and the detailed analysis will be shown in Chapter 4. Although PSJ technology has developed fast in recent years, no transparent analytical

model exists for PSJ devices. The accurate models will be built and analyzed in this work. Measured and analyzed fabricated device work in preparation for building accurate analytical models will be shown in 2.4.2

### 2.4.2 Characterization in GaN Polarisation Super Junction HFETs

The Sheffield power microelectronic team demonstrated GaN-based HFETs with PJ technology on sapphire substrates in 2011 [50]. Figure 2.22 presents a basic schematics cross-section of a typical GaN-based PSJ HFET and the ideal off-state electric field distribution. The limitation in the trade-off between specific on-state resistance (R (on, sp)) and device breakdown voltage bound the development of power semiconductor device technology. In conventional GaN-based HFETs FP technology contribute to optimize the electric field profile, as demonstrated in Figure 2.22(a) [42].



Figure 2.22 Schematics of (a) Conventional GaN-based HFET with FP technology, (b) GaN-based PSJ HFET cross-section with the simplified electric field distribution when the device is under off-state conditions [46].

In Polarisation Super Junction (PSJ), a rectangle-shape electric field is attained by engineering the polarisation property inherent to group III-V nitride compound semiconductors. GaN/AlGaN/GaN herein is formed by GaN Wurtzite crystal structure. The primary device architecture is based on a GaN/AlGaN/GaN double hetero-structure where positive and negative polarisation charges of equal charge density coexist at the AlGaN ( $000\overline{1}$ )/GaN (0001) interface with two-dimensional electron gas (2DEG) accumulation and GaN ( $000\overline{1}$ )/AlGaN (0001) interface with two-dimensional hole gas (2DHG) accumulation, respectively. This has been illustrated schematically in Figure 2.22(b). With on-state characteristics as in conventional AlGaN/GaN HFETs utilizing the 2DEG for conduction, PSJ technology employs inherent charge balance in the PSJ region to enhance the device breakdown voltage with a specific length of the PSJ [41, 45, 50].

An undoped 20nm GaN, a 47nm AlGaN and an undoped 800nm GaN sub layer forming the heterostructure, were grown by MOCVD on semi-insulating 6H-SiC substrates (370µm). The detailed fabrication process will be discussed in Chapter 3.







(a)

# Figure 2.23 Micrograph and simplified cross-sectional schematic of (a) Conventional HFET (b) PSJ HFET.

Figure 2.23 (a)-(b) presents the simplified cross-section of a typical fabricated conventional GaN-based HFET without FP (Lg=3µm, Lgs=3µm, Lgd=28.5µm, LDs=34.5µm, Width=50µm) and PSJ HFET (LG=3µm, LGS=3µm, LGD=24.5µm, LDs=30.5µm, Width=50µm), respectively, which were fabricated by Dr. Vineet. Electrical characterization of fabricated devices was measured by Power Microelectronics Team in Sheffield using Agilent B1500A power device analyzer. Figure 2.24(a) shows measured transfer I-V characteristics. Derivation transconductance is presented in Figure 2.24(b). Conventional and PSJ HFETs show equivalent threshold voltage (VTH~-2V). At VDS=10V, while the drain current (ID) of a conventional HFET saturates at VGS=2.5V and ID=480 mA/mm, the same occurs at VGs=2V and ID=260 mA/mm in a PSJ HFET when the base electrode is connected to ground potential. PSJ HFET also shows reduced transconductance at higher temperatures.



Figure 2.24 Measured characteristics of (a) transfer I-V characteristics at room temperature and V<sub>DS</sub>=10V and (b) derived transconductance from (a).

As can be observed from Figure 2.24(a)-(b), the linearity of the drain current over a wider range of V<sub>GS</sub> in conventional HFETs translates to a higher magnitude of peak transconductance (g<sub>m</sub>) compared to that of a PSJ HFET. It should be noted that although having a high transconductance can be helpful during power switching, it is a more critical parameter for radio frequency (RF) applications that require the transistors to operate primarily in the saturation region. The trade-off between transconductance characteristics and obtaining ideal charge balance condition within the device.



Figure 2.25 Measured output characteristics of PSJ HFET at TJ=300K and 375K. and VG=1V.

Figure 2.25 demonstrates the reduction of the drain saturation current with increasing temperature. As the concentration of 2DEG is almost independent of the temperature variation, the decrease in current can be attributed mainly to the reduction in 2DEG mobility, increased contact resistance between device metal contact and increased phonon related scattering [51].



Figure 2.26 (a) Energy Band Diagram (b) Carrier concentration.

In the numerical simulation, physics-based solutions for the sheet density of 2DEG and 2DHG are achieved in Silvaco TCAD using POLAR, CALC models.STRAIN and SRH to obtain reliable results [52]. The detailed simulation work and models will be discussed in the following chapters. The simulated band diagram and concentration of 2DEG and 2DHG in the PSJ region are presented in Figure 2.26(a)-(b).



Figure 2.27 Simulated (a) transfer I-V characteristics (b) Transconductance.

The geometry of simulated structures was set based on the actual design and processing parameters used for the fabricated devices. However, it is to be noted that

the objective of this simulation study is to obtain a physical understander of PSJ technology rather than fitting the exact experimental results. The p-type doped GaN layer is assumed to be uniform with a doping concentration of 3 x 10<sup>19</sup>cm<sup>-3</sup>. Mg dopants do not influence the calculation of 2DEG and 2DHG [47, 48]. This is because 20nm of p-type doped GaN cap layer (p-GaN) with 3×10<sup>19</sup>cm<sup>-3</sup> Mg doping concentration can only serve approximate 0.6×10<sup>10</sup>cm<sup>-2</sup> positive sheet charge density when Mg active percentage is 1% at 300K [48]. The AlGaN layer thickness in conventional HFET is set as 20nm. AlGaN thickness in PSJ HFET was set as 47nm in the PSJ region and as 20nm in the remaining access region between the source and drain electrodes. Al mole fraction in the AlGaN layer was fixed as 23% in both structures. Simulated transfer I-V characteristics and derived transconductance at V<sub>DS</sub>=10V, have been shown in Figure 2.27 and appear to be generally aligned to the measured characteristics.

The differences observed such as the simulated value of V<sub>TH</sub> being ~ - 3 V (instead of - 2V for the actual structures), and generally higher normalized values of drain saturation current can be attributed to non-ideality (AlGaN thickness in the access regions post ICP etching and corresponding impact on 2DEG concentration, finite contact resistance.) that is introduced during physical processing of the structures. Based on TLM characterization of test structures within the proximity of the devices, the specific contact resistance was estimated to be in the range of  $10^{-4}$ - $10^{-5}$  ohm.cm<sup>2</sup>. I-V characteristics are determined by the distribution of charge carriers (2DEG density) available and the dependence of their transport characteristics under a given biasing condition.



Figure 2.28 Simulated output characteristics of (a) conventional HFET and (b) PSJ HFET at VGS=1V.

The simulated output characteristics and temperature dependence of drain current saturation behaviour with variation in temperature from 300K to 450K are presented in Figure 2.28 and Figure 2.29, respectively.



Figure 2.29 Simulated temperature dependence of the saturation currents of conventional and PSJ HFET structures at V<sub>DS</sub>=8V and V<sub>GS</sub>=1V.

The results are closely aligned to experimental results within the measured temperature range. While both structures show reduced current levels at higher temperatures, PSJ HFETs are expected to exhibit superior saturation characteristics at elevated temperatures, as shown in Figure 2.29.



Figure 2.30 Simulated breakdown characteristics of conventional with Field Plate, and PSJ HFET structures at V<sub>GS</sub>=-5V.

Simulated breakdown characteristics of a conventional HFET (with Gate FP) and the PSJ HFET are shown in Figure 2.30.

Figure 2.31 shows measured off-state characteristics comparison between the conventional GaN-based HFETs and PSJ HFETs applied with  $V_{gs}$  = -10 V ( $L_{gd}$  = 13 µm).



Figure 2.31 Typical off-state characteristics of conventional and PSJ HFETs at Vgs = -10 V [41].

The measured BV is higher than 700 V and the on-resistance is only 15  $\Omega$ ·mm. Although only a single approach has been established for comparison, there is no single method for designing high voltage GaN HFETs using metal FPs. The techniques can vary from using just Gate FP to including Source and Drain FPs as well as optimized combinations. The degree of device processing complexity varies depending on the adopted technique. With the scenario considered for numerical simulations and measured results, the significantly higher breakdown voltage can be achieved using PSJ without employing any metal FP for a certain length in the drift region. This makes PSJ technology-based GaN power devices ideal for existing and emerging high-temperature power electronic applications. PSJ GaN devices have the potential to become an essential component of next-generation power semiconductor devices, which break the GaN theoretical limit. The better performance of PSJ devices is ideally suitable for ultra-fast operation power systems and IC chips with efficient size.

This revolutionary technology's natural course of evolution is to build theoretical and simulated models compared with the experiment results to understand further and

develop the PSJ technology. The next chapter (Chapter 3) covers the details of building the simulation model and progress made on this front of PSJ GaN technology research and development, especially on the fabricated process.

### 2.5 Summary

The basic theory of Gallium Nitride material and the physical of two-dimensional electron gases formation and application in wurtzite GaN/AlGaN heterostructures are introduced in this chapter. The key elements for 2DEG, such as Al mole fraction and AlGaN thickness, are discussed and analysed. The fundamental theory of GaN-based HEMTs/HFETs is also acquainted herein as well as FP technology for solving the electric profile issues in GaN HEMTs.

In this chapter, the GaN material property is introduced initially and the polarization engineering of 2DEG and 2DHG is discussed. Field Plate (FP) technology and Polarisation Super Junction (PSJ) concept are also presented herein. Attributed to the intrinsic design of PSJ structure is also the capability to limit the drain saturation current density to almost half the magnitude of what is obtained in a conventional AlGaN/GaN HFET that can be achieved without compromising the typical on-state characteristics. The resulting enhancement in short-circuit capability can therefore be leveraged in the overall system-level design. Partial numerical simulation results are shown and compared in two configurations, developed on FP and PSJ technology, to investigate the device's physical mechanisms. This chapter also shows the measured on-state and off-state characteristics of conventional and PSJ devices as comparisons with simulation results.

# Chapter 3 PSJ DEVICES SIMULATION, FABRICATION AND MEASUREMENT

In the previous chapter, Polarisation Super Junction (PSJ) is introduced. This chapter also presents the simulation of PSJ devices, including PSJ diodes, Ohmic gate (OG) PSJ HFETs and Schottky gate (SG) PSJ HFETs, to gain insight into physical devices mechanisms and electrical characteristics. Based on the simulation results, structures will be designed, including test structures, large area devices, and process control monitor (PCM) design. The whole process containing mask design, cleanroom fabrication, and device characterization will be presented and discussed.

## 3.1 Introduction

PSJ concept uses the compensation effect of polarization charges at each heterointerface. It mainly consists of undoped GaN/AlGaN/GaN layers [45]. A high-density polarization charge is generated at the heterointerfaces as shown in Figure 3.1. The sheet density (*Ns* and *Ps*) can reach 10<sup>13</sup>cm<sup>-3</sup>. Positive and negative polarization charges exist at AlGaN/GaN and GaN/AlGaN interfaces. The thickness of positive and negative charges can be controlled to match each layer perfectly. Therefore, the charge balance condition can be achieved similar to ideal super-junction (SJ) structures. Due to the polarization effect, two-dimensional electron gas (2DEG) and two-dimensional hole gas (2DHG) with significant high density are spontaneously formed at the heterointerfaces of GaNAlGaN/GaN, respectively. The mobilities of 2DEG and 2DHG are relatively high since they are well-confined to quantum wells.



## Lateral Conventional PSJ

Figure 3.1 Schematic cross section and simplified electric field distribution of lateral PSJ structure.

This chapter first presents an overview of physics-based simulations of PSJ devices. The simulation results contribute to improving the practical design of PSJ devices. Based on simulation results, masks, including PSJ devices, process control management (PCM) structures and novel designs utilized for fabrication are optimized subsequently. The whole process flow is also improved by the reduces unnecessary procedures. Devices are fabricated in the nanoscience clean room. Finally, the next chapter will characterise fabricated devices and calibrate them with analytical and numerical models.

## 3.2 PSJ Device Simulations

To provide a valid basis for devices fabrication efforts, numerical modelling of onstate, transfer and reverse characteristics of PSJ devices are investigated. Silvaco TCAD Atlas physics-based device simulation software is used in this chapter.

Silvaco TCAD is a computer-assisted design simulation software used in developing, testing and producing semiconductor devices and integrated circuits. This complete

tool enables the physical semiconductor process to provide strong motivation for IC design at all stages, including device simulation (ATLAS), extremely accurate description of interconnect parameters, physical reliability modelling and traditional CAD. All these functions are integrated into a unified framework to provide the performance and reliability effects caused by the changes, the engineer at any stage in the complete design and provide direct feedback.

The most crucial part, Atlas, is a two -dimensional device simulation tool based on the physical mechanism for the electrical characteristics of the structure of a specific semiconductor device and the simulation device is related to the internal physical mechanism. In atlas, each input file must include five groups of statements arranged in the correct order. The order of these groups is the structure specification (mesh, region, electrode and doping), material models specification (material, models, contact and interface), numerical method selection (method), solution specification (log, solve, load and save) and results analysis (extract and tonyplot).

The main models used in the simulation work are shown in Table 3.1. Models are based on the instructions for Silvaco users, examples in the software and previous calibration works [52].

| Model       | Description                                        |  |
|-------------|----------------------------------------------------|--|
| POLAR       | Spontaneous polarization                           |  |
| CALC.STRAIN | Piezoelectric polarization                         |  |
| CONSRH      | Shockley–Read–Hall recombination using             |  |
|             | concentration-dependent lifetimes                  |  |
| ALICER      | Recombination accounting for high-level injection  |  |
| AUGER       | effects                                            |  |
| SELB        | Selberherr's model for impact ionisation=breakdown |  |

#### Table 3.1 Models and Parameters used in Silvaco TCAD simulation [52].

The simulation also underlined the importance of a metal field plate at the drain end to enhance the electric field strength within the PSJ layer. Simulation results clearly showed that PSJ could offer an electric field uniformly across the region (*L*<sub>PSJ</sub>) between the edge of the gate and the drain, which would mean an  $L_{PSJ}$  (the distance between the edge of the gate and the drain) of 15µm (max) for 1500 V and it can scale up directly with  $L_{PSJ}$ .

## 3.2.1 PSJ Diode Simulation

The PSJ diodes simulations mainly focus on a hybrid type consisting of a conventional lateral PSJ Schottky diode and a GaN PiN diode, **which is designed in Sheffield**, as shown in Figure 3.2. It consists of a p-type doped GaN cap layer (p-GaN) with 5×10<sup>19</sup>cm<sup>-3</sup> Mg-doped, a 55nm undoped GaN layer, a 40nm AlGaN layer with 27% Al composition and an 800nm u-GaN sub-layer.



Figure 3.2 Schematic cross-section of the Hybrid PSJ Diode (Designed in Sheffield).

Anode is Schottky contact to 2DEG forming a lateral Schottky PSJ diode and base is Ohmic contact to 2DHG forming a PiN diode.



Figure 3.3 Simulated Hybrid PSJ Diodes characteristics of (a) Iac-Vac (b) reversed Ica-Vca.

The  $I_{ac}$ - $V_{ac}$  characteristic and device blocking capability are shown in **Figure 3.3(a) and (b)**, respectively. With the increase of  $L_{PSJ}$ , the current reduces in simulation as expected and breakdown voltage presents a linear scale with  $L_{PSJ}$ . A typical PSJ diode with 15µm can support more than 1500V if the critical electric field can reach 1MV/cm as predicted in the simulation.

#### 3.2.2 PSJ HFET Simulation

As shown in Figure 3.4, there are two types of PSJ HFET, Ohmic Gate (OG) and Schottky Gate (SG). The geometries of simulated PSJ HFETs are set based on the actual design and processing parameters used for the fabricated devices. However, it is to be noted that the objective of this simulation study in this chapter is to obtain a physical understander of PSJ technology rather than fitting the exact experimental results. The p-type doped GaN layer is assumed to be uniform with a doping concentration of 3 x 10<sup>19</sup>cm<sup>-3</sup>. Mg dopants do not influence the calculation of 2DEG and 2DHG [47, 48]. This is because 20nm of p-type doped GaN cap layer (p-GaN) with 3×10<sup>19</sup>cm<sup>-3</sup> Mg doping concentration can only serve approximate 0.6×10<sup>10</sup>cm<sup>-2</sup> positive sheet charge density when Mg active percentage is 1% at 300K. The AlGaN layer thickness in conventional HFET is set as 20nm. AlGaN thickness in PSJ HFET was set as 47nm in the PSJ region and as 20nm in the remaining access region between the source and drain electrodes. Al mole fraction in the AlGaN layer is fixed as 23% in both structures.



Figure 3.4 Schematics and circuit model of device cross-section for calculating *R* (*on, sp*) (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs.

Figure 3.5 shows the Simulated output  $I_d$ - $V_d$  characteristics of the OG and SG PSJ HFETs. With the same  $L_{PSJ}$ ,  $R_{on}$  of OG PSJ HFETs is lower than SG devices since the shorter distance between the source and the drain electrode in OG structure.



Figure 3.5 Simulated output  $I_d$ - $V_d$  characteristics of the (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs at  $V_3$ = 0V.

Simulated output  $I_d$ - $V_g$  characteristics of the OG and SG PSJ HFETs are shown in Figure 3.6. Although the  $R_{on}$  is lower in OG PSJ HFETs, the threshold voltage is lower than that in SG devices, which means the controllability is better for an SG design.



Figure 3.6 Simulated output  $I_d$ - $V_g$  characteristics of the (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs at  $V_d$ = 1V.

Simulated lateral electric field distribution before the breakdown of the OG and SG PSJ HFETs is demonstrated in Figure 3.7. A similar electric field profile proves that the gate design is only related to the threshold voltage.



Figure 3.7 Simulated lateral electric field distribution before the breakdown of (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs at  $V_8$ = -15V.

Simulated off-state  $I_d$ - $V_d$  characteristics of the OG and SG PSJ HFETs are demonstrated in Figure 3.8. It shows that when devices are designed with the same  $L_{PSJ}$ , the breakdown voltage is almost the same in OG and SG PSJ HFETs.



Figure 3.8 Simulated off-state  $I_d$ - $V_d$  characteristics of the (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs at  $V_3$ = -15V.

Simulated temperature-dependent output  $I_d$ - $V_d$  characteristics of the OG and SG PSJ HFETs are demonstrated in Figure 3.9.



Figure 3.9 Simulated temperature dependent output  $I_d$ - $V_d$  characteristics of the (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs when  $L_{PSJ}=15\mu m$  and  $V_g=0V$ .

With the increase in temperature, the drain current reduces in the linear and saturation regions. As the concentration of 2DEG is almost independent of the temperature variation, the decrease in current can be attributed mainly to the reduction in 2DEG mobility, increased contact resistance between device metal contact, and increased phonon-related scattering [51]. Compared to Figure 3.5 and Figure 3.6, although  $R_{off}$  of OG gate devices is lower than SG gate devices, the control of SG type gate is better and the  $V_{th}$  is higher.

## 3.3 PSJ Device Design

As mentioned in Chapter 2, the PSJ concept was proved at the University of Sheffield. The cross-section of the basic structure is presented in Figure 3.10.



Figure 3.10 Cross-section schematic of PSJ HFET.

A u-GaN, a u-AlGaN and a u-GaN are grown by metal-organic chemical vapour deposition (MOCVD) on 4" Sapphire substrates and formed GaN/AlGaN/GaN hetero-structure. The sub-u-GaN layer with 0.8µm thickness is grown on a nucleation layer by epitaxial growth. The undoped AlGaN layer is 47nm with an Al concentration of 23%. The undoped GaN cap layer is 20nm. P-GaN cap layers are 17nm with 5×10<sup>19</sup>cm<sup>-3</sup> Mg doping concentration and 3nm with 2×10<sup>20</sup>cm<sup>-3</sup>. 2DHG is formed at the upper GaN/AlGaN interface. Correspondingly, 2DEG is located at the bottom AlGaN/GaN interface. The sheet density of 2DEG and 2DHG can reach 1.0×10<sup>13</sup>cm<sup>-2</sup> and 9.5×10<sup>12</sup>cm<sup>-2</sup>, respectively, as calibrated by the analytical models, simulation and measurement results in the next chapter at room temperature [41].

The source and drain electrodes are formed to Ohmic contact. Ti/Al/Ti/Au are the metals used on the source and drain electrodes to reduce contact resistance N<sub>2</sub> ambient at 800 °C. The gate is Ni/Au on the AlGaN layer without the annealing process. Base electrode is deposited on p-GaN layers under air condition (**20% O<sub>2</sub> and 80% N<sub>2</sub>**) at 550 °C annealing temperature. As the passivation layer, a 150nm thick SiN<sub>2</sub> is deposited by a plasma-enhanced chemical vapour deposition (PECVD) system. The

design rule of whole process is  $0.5\mu$ m and the minimum feature size is  $3\mu$ m. The device's reported measurement data, which had a width of 50  $\mu$ m, indicated a drain current of 50 mA/mm at VDS=1V and a breakdown voltage of > 700 V [41]. According to previous experience fabricating PSJ devices in Sheffield, the test structure of SG PSJ HFETs process is designed and optimized and compared with OG PSJ HFETs manufactured at Powdec KK.

## 3.3.1 Design Objectives

The project aims to test GaN-based PSJ devices (Diodes and HFETs) on Sapphire substrate :

- Operating voltage: 500-2000V, is through the variation of the PSJ region length (*L<sub>PSJ</sub>*) based on the fabrication of proof of concept devices.
- 2. Current Capability: up to 5A and mainly focus on test structure. Implementing the large-area device is through the employment of multi-finger layout schemes.

## 3.3.2 Layout Schemes

The primary commonly employed schemes for large area GaN-based HFETs are identified as multi-finger layouts [53]. Figure 3.11 and Figure 3.12 show that the design of large area PSJ HFET employs a multi-finger layout. The pad layout like as engaged in a Serpentine-type configuration. Gate, Source and Drain electrodes pad are located in the same fashion as well as the fingers in the active region. Therefore, the type of layout scheme is defined as a multi-finger layout. Gate and Source pads lay on the same side, and the drain electrode pad is located on the opposite side. Finger electrodes in the active region are connected to the bus line, which extends from electrode pads.



Figure 3.11 Typical Ohmic Gate PSJ Multi-finger Layout (a) Top-view of PSJ FET (b) Crosssection-view of PSJ FET.

Invariably, some regions overlap the gate and source connection parts. In this situation of multi-finger design, air bridges are typically introduced to isolate between the gate and source electrodes and guarantee continuity from the source, gate or drain pad region.



#### Figure 3.12 Typical Schottky Gate PSJ Multi-finger Layout (a) Top-view of PSJ FET (b) Crosssection-view of PSJ FET.

#### 3.3.3 PSJ Devices Design

The multi-finger layout schemes are eligible for designing large area PSJ devices. The next step is to develop diodes and transistors based on PSJ technology and previous experience. The reference proof of concept PSJ HFET design used is discussed previously. The aim is to incorporate the understanding mechanism of PSJ technology through designed devices and enhance the device's power handling capability.

#### Current capability in each finger Source/Drain/Base electrode sizing

The primary challenge is determining the size of the electrode fingers, such as width, length and thickness, in the active region. It is essential to ensure these fingers have sufficient current handling capability and guarantee that each finger's current distribution is uniform during conduction. From a reliability perspective, the crucial part of being considered is electromigration, and gold (Au) form the interconnection in power circuits is supposed to avoid failure. This type of failure mode depends on the material used for interconnects, geometry, current density, current levels, metal deposition techniques, under and overlayers, and the metal conductor film temperature [54-57]. Multiple parameters influence the metal reliability performance of electrodes, whereas a large current density of close to 250 kA/ cm<sup>2</sup> is in the safe range of operation from functionality and reliability. The plurality in each device is also an essential factor which can affect the size of the drain and source electrodes. The feasible metal thickness in practical fabrication can also determine the size of each finger. According to the previous fabrication work, the size of the drain and source electrodes is determined by the unit cell plurality. Therefore, in this work, the desired current ratings are assumed as:

> The maximum metal thickness achievable is  $2\mu m$ 

- > The minimum metal width in each finger is  $4\mu m$
- The maximum electrode width is 1600µm (with the reduction of the rated current, the value will reduce to 500µm)
- Current density in each finger unit cell (normalized to gate width) = 50mA/mm
- Maximum current density through each metal finger = 250kA/ cm<sup>2</sup>

The current target rating of 1A as an example thus indicates a functional Gate width requirement of 20mm. Each finger length is set as 1600µm. Hence, 7 cells is a considerable number that can manage effectively to handle 1A current rate with the assumption of uniform current distribution ( it should be noted that each cell has 1 gate, and each drain or source finger is shared by two cells). Each drain/source finger would require the ability to handle ~ 75mA. Considering the maximum allowable current density is 250kA/ cm<sup>2</sup>, drain and source electrode length needs  $\geq 15$ µm with a metal thickness of 2µm. Since the PSJ concept also enables reverse conduction through a diode-like behaviour from the base side to the drain, the base finger is also designed in the same rules.

#### **Electrode Pad sizing**

The area size of the pad design is based on the package approach and wire-bonding facility. Considering the University of Sheffield Au wire-bonding facility, the dimension of the pad is set with a diameter of 250µm. Typically, in the design of wire-bonding for power semiconductor devices, the suggested pad area generally is 2-3 times for wedge-bonding and 3-5 times for ball-bonding. Therefore, the pad area of wire-bonded devices requires a minimum side length of 250µm [58, 59].

Another packaging approach is Flip-Chip Bonding with gold stud bumping. The benefit of this option is that the effective interconnection length is lower than the wire-

bonding method [60]. The pad minimum dimensions for gold stud-bumping are to be designed as  $100\mu$ m× $100\mu$ m when flip-chip bonding is adopted.

## **Device Blocking Voltage**

The next aspect of the potential PSJ device design is the operating voltage of the devices, which is targeted to be enough to support 650V and 1200V. Based on previous test results from the proof of concept devices and according to the theory that the device blocking capability is primarily governed by the PSJ region length (from base right edge to mesa right edge), 15  $\mu$ m is enough to sustain 1500V which have considered 20% additional margin based on the objective operating voltage of PSJ devices. All high-power and high-frequency GaN-based PSJ devices will be designed based on this specification.

## 3.3.4 Optimization of Process Flow and Mask Design

Following parameters requirements for multi-finger layout determined by the aim of the design and previous work, process flow and mask needs to be designed next. The process flow is optimized as:

- > Optimize the alignment mark to reduce artificial error.
- Increase the controllability of ICP etching (more precise etch depth) and reduce the roughness of the surface after the etching process.
- The p-GaN etch process is optimized (compare ICP dry etch and HF wet etch) to ensure that p-type doped GaN will not impact the charge balance of 2DEG and 2DHG.
- Optimize the base electrode contact (p-GaN Ohmic contact) performance through varying the metallization and annealing (time and temperature).
- Optimize the thickness and quality of the insulation layer surrounding metal fingers or pads to minimize any supplementary leakage from the pad regions

- Enhance the controllability via etching and increase the second metal deposition thickness to the appropriate level to guarantee the continuity between source and drain pads to fingers in the device active region. Investigate a novel and innovative approach to enhancing individual source and drain current handling capability of electrodes. The electrode finger lengths should be of practical value to reduce finger resistance.
- The thick dielectric layer deposition for devices passivation and pads window opening.

The overall process flow for both PSJ HFETs and diodes(on Sapphire substrate) is demonstrated in Table 3.2 and Figure 3.13:

| S.No | Process        | Mask            | Sub-process                | Equipment/Chemical |
|------|----------------|-----------------|----------------------------|--------------------|
| 1    | Alignment      | GDS Layer 0 –   | 1.1 3-step Cleaning        | n-butyl acetate-   |
|      | Mark Etching   | Alignment       |                            | acetone-IPA        |
|      |                | Mark – AM       | 1.2 Photolithography       | Carl Suss MJB3     |
|      |                | (Dark Field)    |                            | UV300              |
|      |                |                 | 1.3 ICP Etch               | Oxford             |
|      |                |                 |                            | PlasmaSystem100    |
|      |                |                 | 1.4 Photoresist Stripping  | POSISRIP EKC830    |
|      |                |                 | 1.5 Etch Depth measurement | Veeco Dektak 150   |
| 2    | Device         | GDS Layer 1 –   | 2.1 3-step Cleaning        | n-butyl acetate-   |
|      | Isolation      | Isolation – ISO |                            | acetone-IPA        |
|      |                | (Light Field)   | 2.2 Photolithography       | Carl Suss MJB3     |
|      |                |                 |                            | UV300              |
|      |                |                 | 2.3 ICP Etch               | Oxford             |
|      |                |                 |                            | PlasmaSystem100    |
|      |                |                 | 2.4 Photoresist Stripping  | POSISRIP EKC830    |
|      |                |                 | 2.5 Etch Depth measurement | Veeco Dektak 150   |
| 3    | Pad Insulation | GDS Layer 4 –   | 3.1 3-step Cleaning        | n-butyl acetate-   |
|      |                | Gate Isolation  |                            | acetone-IPA        |

|   |              | – GI (Dark     | 3.2 PECVD Deposition (S <sub>3</sub> N <sub>4</sub> ) | Plasmatherm 790    |
|---|--------------|----------------|-------------------------------------------------------|--------------------|
|   |              | Field)         |                                                       | series             |
|   |              |                | 3.3 Thickness verification on                         | JA Woollem VASE 🕅  |
|   |              |                | monitor wafer                                         |                    |
|   |              |                | 3.4 Primer application                                | Hexa-Methyl-Di-    |
|   |              |                |                                                       | Silazane (HMDS)    |
|   |              |                | 3.5 Photolithography                                  | Carl Suss MJB3     |
|   |              |                |                                                       | UV300              |
|   |              |                | 3.6 Wet etch                                          | Buffered HF (10%)  |
|   |              |                | 3.7 Photoresist Stripping                             | POSISRIP EKC830    |
|   |              |                | 3.8 Etch Depth measurement                            | Veeco Dektak 150   |
| 4 | Mesa etch    | GDS Layer 2 –  | 4.1 3-step Cleaning                                   | n-butyl acetate-   |
|   |              | Mesa Etch –    |                                                       | acetone-IPA        |
|   |              | ME (Light      | 4.2 Photolithography                                  | Carl Suss MJB3     |
|   |              | Field)         |                                                       | UV300              |
|   |              |                | 4.3 ICP Etch                                          | Oxford             |
|   |              |                |                                                       | PlasmaSystem100    |
|   |              |                | 4.4 Photoresist Stripping                             | POSISRIP EKC830    |
|   |              |                | 4.5 Etch Depth measurement                            | Veeco Dektak 150   |
| 5 | Drain/Source | GDS Layer 3 –  | 5.1 3-step Cleaning                                   | n-butyl acetate-   |
|   | Contact      | N Contact –    |                                                       | acetone-IPA        |
|   |              | NC (Dark       | 5.2 Photolithography                                  | Carl Suss MJB3     |
|   |              | Field)         |                                                       | UV300              |
|   |              |                | 5.3 Dilute HCl dip                                    |                    |
|   |              |                | 5.4 Thermal evaporation of                            | Edwards Coating    |
|   |              |                | Ti/Al/Ni/Au (800°C N2                                 | System E306A       |
|   |              |                | ambient 1min)                                         |                    |
|   |              |                | 5.5 Lift-off                                          |                    |
|   |              |                | 5.6 RTA                                               | Mattson RTA System |
| 6 | Base Contact | GDS Layer 5 –  | 6.1 3-step Cleaning                                   | n-butyl acetate-   |
|   |              | P Contact – PC |                                                       | acetone-IPA        |
|   |              | (Dark Field)   | 6.2 Photolithography                                  | Carl Suss MJB3     |
|   |              |                |                                                       | UV300              |

|   |              |                | 6.3 Dilute HCl dip            |                    |
|---|--------------|----------------|-------------------------------|--------------------|
|   |              |                | 6.4 Thermal evaporation of    | Edwards Coating    |
|   |              |                | Ni/Au                         | System E306A       |
|   |              |                | 6.5 Lift-off                  |                    |
|   |              |                | 6.6 RTA (500°C air ambient    | Mattson RTA System |
|   |              |                | 10mins)                       |                    |
|   |              |                | 6.7 3-step Cleaning           | n-butyl acetate-   |
|   |              |                |                               | acetone-IPA        |
|   |              |                | 6.8 Photolithography          | Carl Suss MJB3     |
|   |              |                |                               | UV300              |
|   |              |                | 6.9 Thermal evaporation of    | Edwards Coating    |
|   |              |                | Ti/Au                         | System E306A       |
|   |              |                | 6.10 Lift-off                 |                    |
| 7 | Gate Contact | GDS Layer 8 –  | 7.1 3-step Cleaning           | n-butyl acetate-   |
|   |              | Gate Contact – |                               | acetone-IPA        |
|   |              | GC (Dark       | 7.2 Photolithography          | Carl Suss MJB3     |
|   |              | Field)         |                               | UV300              |
|   |              |                | 7.3 Dilute HCl dip            |                    |
|   |              |                | 7.4 Thermal evaporation of    | Edwards Coating    |
|   |              |                | Ni/Au                         | System E306A       |
|   |              |                | 7.5 Lift-off                  |                    |
| 8 | Gate         | GDS Layer 9 –  | 8.1 3-step Cleaning           | n-butyl acetate-   |
|   | Insulation & | Via – V (Dark  |                               | acetone-IPA        |
|   | Via          | Field)         | 8.2 PECVD Deposition          | Plasmatherm 790    |
|   |              |                | (S3N4/Oxide)                  | series             |
|   |              |                | 8.3 Thickness verification on | JA Woollem VASE ®  |
|   |              |                | monitor wafer                 |                    |
|   |              |                | 8.4 Photolithography          | Carl Suss MJB3     |
|   |              |                |                               | UV300              |
|   |              |                | 8.5 RIE Etch                  |                    |
|   |              |                | 8.6 Photoresist Stripping     | POSISRIP EKC830    |
|   |              |                | 8.7 Etch Depth measurement    | Veeco Dektak 150   |
| 9  | Second Metal   | GDS Layer 10   | 9.1 3-step Cleaning         | n-butyl acetate- |
|----|----------------|----------------|-----------------------------|------------------|
|    |                | – Metal 2 – M2 |                             | acetone-IPA      |
|    |                | (Dark Field)   | 9.2 Photolithography        | Carl Suss MJB3   |
|    |                |                |                             | UV300            |
|    |                |                | 9.3 Thermal evaporation of  | Edwards Coating  |
|    |                |                | Ti/Au                       | System E306A     |
|    |                |                | 9.4 Lift-off                |                  |
| 10 | Dielectric     | GDS Layer 7–   | 10.1 3-step Cleaning        | n-butyl acetate- |
|    | deposition/Pad | Pad (Dark      |                             | acetone-IPA      |
|    | opening        | Field)         | 10.2 Dielectric deposition  |                  |
|    |                |                | 10.3 Photolithography       | Carl Suss MJB3   |
|    |                |                |                             | UV300            |
|    |                |                | 10.4 RIE Etch               |                  |
|    |                |                | 10.5 Photoresist Stripping  | POSISRIP EKC830  |
|    |                |                | 10.6 Etch Depth measurement | Veeco Dektak 150 |
|    |                |                | 10.7 3-step Cleaning        | n-butyl acetate- |
|    |                |                |                             | acetone-IPA      |

Table 3.2 The overall process flow for PSJ HFETs and diodes (Sapphire substrate).



Figure 3.13 Large area Process flow (Fabricated in Sheffield) (a) Starting material (b) Alignment mark (c) Device isolation and Pad insulation (d) Mesa formation (e) Drain/Source contact (f) Base contact (g) Gate contact (h) Via (Gate isolation) (i) Second metal.

The final step is depositing a final insulator layer and open a window for the pad. The schematic of the final device cross-section and layout (serpentine gate) are presented in Figure 3.14.



Figure 3.14 Schematic of the final device (cross-section and layout (Fabricated in Sheffield)).

# 3.4 PSJ Device Mask Design

The following PSJ devices are mainly selected to be scaled up and compared with PSJ devices from Powdec KK.

- 1. Hybrid/PSJ Diodes (as demonstrated in Figure 3.2)
- 2. OG PSJ HFETs and SG PSJ HFET (as demonstrate in Figure 3.4)

Once the process flow was developed and the primary parameters of PSJ devices are defined. The Mask design software used is Klayout, which is a layout design software. Compared with the previous mask design set, in this process flow version, a p-GaN etch mask is regarded as an optional design to remove the additional p-GaN layer. The instruction of the Graphic Database System (GDS) layers (0-10) are depicted below in Table 3.3.

| Layer | Mask No. | Alias          | GDS<br>No.    | Aligned to     | Mask Tone  |
|-------|----------|----------------|---------------|----------------|------------|
| AM    | 1        | Alignment Mark | 0             | NA             | Dark Field |
| ISO   | 2        | Isolation      | 1             | AM Light Field |            |
| ME    | 4        | Mesa Etch      | 2             | AM Light Field |            |
| NC    | 5        | N Contact      | 3             | AM             | Dark Field |
| GI    | 3        | Gate Isolation | 4             | AM             | Dark Field |
| PC    | 6        | P Contact      | 5             | NC             | Dark Field |
| PAS   | 12       | Passivation    | 6 PC Dark Fie |                | Dark Field |
| Pad   | 11       | Pad            | 7             | РС             | Dark Field |
| GC    | 8        | Gate Contact   | 8             | NC             | Dark Field |
| V     | 9        | Via            | 9             | РС             | Dark Field |
| M2    | 10       | Metal 2        | 10            | РС             | Dark Field |
| PE    | 7        | P-GaN Etch     | 11            | NC             | Dark Field |

Table 3.3 The alignment sequence for GaN-based PSJ HFET (on semi-insulating Sapphiresubstrate).

But before that, the mask alignment sequence had to be finalized as that directly impacts the misalignment tolerances for the various layers with respect to the available alignment marks. The minimum feature size and feasible misalignment are  $\pm 1\mu$ m for photolithography in this fabrication process. To reserve some margin, the design rule for minimum misalignment is identified as  $\pm 1.5\mu$ m. The alignment sequence chosen is as depicted below in Figure 3.15(a) and that provided the minimum dimensions for the basic cell (The minimum gate length was selected as  $3\mu$ m) as illustrated in Figure 3.15(b) and (c).





# Alignment tolerance:

| +/- 1um         |
|-----------------|
| +/- 2um         |
| +/- 1um / level |
| L1-L3 +/- 2um   |
|                 |
|                 |

(a)



(b)



(c)

Figure 3.15 (a) Alignment Sequence (b) Feature size of OG PSJ basic cell (c) SG PSJ basic cell.

AM, NC and PC are regarded as the reference layers for Levels 2, 3 and 4 alignments. When a layer is aligned to the reference layer for alignment, at an introductory level, the maximum physical misalignment is  $\pm 1\mu$ m (e.g., ISO to AM or PC to NC). At the same level, the maximum misalignment between different layers is  $\pm 2.0\mu$ m (layer GI and layer ME). Between a layer and a non-reference layer, the misalignment is  $\pm 3.0\mu$ m (ME (level 2) and PC (level 3). Such an alignment sequence ensures that misalignment between critical layers could be kept at minimal values.

The alignment mark layer based on alignment sequence design is presented in Figure 3.16.



Figure 3.16 Mask Alignment.

The vernier scales are used to estimate and control the misalignment in both lateral and vertical directions in the photolithography process. The tones or polarities definition of the masks is separated into Light Field and Dark Field. Light Field mask tones are primarily transparent, and drawn features are opaque. Most areas in the Dark Field mask set are opaque, and drawn features are clear opposite Light Field. Because of the limitation of the fabrication facility in Sheffield, positive photoresists are used during the process.

Figure 3.17 is the top-view of OG and SG PSJ HFETs test structure. Device test structures also include Conventional GaN-based HFETs, PSJ and PN Diodes.



Figure 3.17 Mask layout for test (a) OG PSJ HFETs (b) SG PSJ HFETs.

The p-type and n-type TLM group are presented in Figure 3.18. The design also includes a few more the test structures.



Figure 3.18 TLM structures.

The final GDS files layouts for processing at both locations are as presented in Figure 3.19, a square of 20mm\*20mm.



Figure 3.19 Final photomask layouts.

Based on Sheffield's facility (mask aligner), to minimise the number of photomasks and reduce costs, 6 layers are designed in the same mask set, as shown in Figure 3.20. All the GDS layers can be modified within two photomasks for processing at Sheffield.



|   | Layer | Alias GDS N    |   | Mask Tone   |
|---|-------|----------------|---|-------------|
|   | AM    | Alignment Mark | 0 | Dark Field  |
| m | ISO   | Isolation      | 1 | Light Field |
|   | ME    | Mesa Etch      | 2 | Light Field |
|   | NC    | N Contact      | 3 | Dark Field  |
|   | GI    | Gate Isolation | 4 | Dark Field  |
|   | PC    | P Contact      | 5 | Dark Field  |

(a)



(b)

Figure 3.20 Layouts (a) Photomask N1 (b) Photomask N2.

# 3.5 PSJ Device Fabrication

In device fabrication process, as shown in Table 3.3, ten main steps are discussed in this section.

# 3.5.1 Wafer Layer Spcification

A u-GaN, a u-AlGaN and a u-GaN are grown by metal-organic chemical vapour deposition (MOCVD) on 4" Sapphire substrates and formed GaN/AlGaN/GaN hetero-structure. The sub-u-GaN layer with 0.8µm thickness is grown on a nucleation layer by epitaxial growth. The undoped AlGaN layer is 47nm with an Al concentration of 23%. The undoped GaN cap layer is 20nm. P-GaN cap layers are 17nm with 5×10<sup>19</sup>cm<sup>-3</sup> Mg doping concentration and 3nm with 2×10<sup>20</sup>cm<sup>-3</sup>, as demonstrated in Figure 3.21.



Figure 3.21 Specification of Sapphire substrate GaN PSJ wafer.

# 3.5.2 Preparation Work

All samples are diced from the 4" wafers with dimensions of 22mm×22mm. After the appropriate design and adjustment, 12 units can be worked out from one 4" wafer, as shown in Figure 3.22.



Figure 3.22 Dicing plan of Sapphire substrate GaN PSJ wafer.

The processing is performed on such diced units. The smaller units can be utilized as test samples for each step of optimization to maximum usage of the offcut. As a standard procedure, the first step in all device fabrication work is to guarantee an ultra-clean surface to avoid contaminants. In Sheffield cleanroom, a regular 3-step cleaning procedure is introduced.

3-step cleaning: The sample carefully proceeds in the following order

- Samples should be in n-Butyl Acetate for 30s and put on the hot plate at 100 °C temperature
- 2. Then move to Acetone for 30s
- 3. Finally is Isopropyl Alcohol (IPA) for 30s
- 4. The sample should be dried through N<sub>2</sub>
- 5. 3 steps above should be repeated until the sample is clean enough

This 3 step cleaning process is introduced throughout all fabricated processes.

# 3.5.3 Devices Photolithography

Photolithography is one of the crucial procedures in microelectronics fabrication because it governs the sample pattern and the implementation of all following steps, such as mesa etch and metallization. Carl Suss MJB3 UV300/UV400 is the facility used for photolithography in the fabrication process.

The first step is heating the sample on a 100°C hot plate for 1 min. This step evaporates rudimental water or removes the remaining solvents from the 3-step sample clean process. SPR 350 or BPRS 200 is used as the photoresist according to the process. The sample is spun at a speed of 4000 rpm for 30 seconds to guarantee the photoresist is uniform (When deposited the photoresist on the insulating material such as Si<sub>3</sub>N<sub>4</sub> or SiO<sub>2</sub>, the adhesion promoter like Hexamethyldisilazane (HMDS) is necessary). After the spin process, the sample should be moved to a hot plate and heat for 1min to reinforce the stability of the photoresist. The following step is to load the sample in the mask aligner and expose it at an appropriate time. It is essential to adjust the exposure time according to the status of the equipment, layers thickness on the sample, surface geography, and an interface mechanism to the mask in the aligner. After the exposure procedure, develop samples for the developer (MF26A for SPR 350/ MF26A: H<sub>2</sub>O=1:0.7 for BPRS 200) solution for 1 min. Then, samples should be moved to DI water for 30s cleaning. It should be noted that before Hydrofluoric (HF) acid wet etching, the additional baking step is essential for hardening the photoresist. When patterned for metallization, an oxygen descum step is typically employed after development before thermal evaporation.

# 3.5.4 Inductively Coupled Plasma (ICP) Etching

ICP etching is one of the standard dry etching methods in power semiconductor device fabrication. Fast etch rates, clean chemistries, vertical profile (anisotropy) and low device damage are considerable advantages for etching work. ICP etch is ideally suited to address these sustenances effectively since it gives high-density ions to contribute to etching rates fast while allowing separate control of ion density and energy, giving a low damage capability. Oxford PlasmaSystem100 is the main ICP etching facility in the fabrication work [61].

Ar, Cl<sub>2</sub> and SiCl<sub>4</sub> are 4sccm, 15sccm and 1.5sccm, respectively, according to the instruction for etching a typical GaN layer through Oxford Plasma System 100 ICP etch system. RF power should be adjusted based on the fabricated process and ICP Power is the default setting (450W). In order to achieve high controllability of etching rate, lower RF power is more appropriate for the mesa etch process. The chamber pressure is the same as in the previous work (4mTorrs). The standard operation procedure of ICP etch is :

- A 20mins pre-running process is necessary to eliminate the contaminative gases or plasma caused by different settings, influencing the chamber ambience and subsequent etch steps. Therefore, this process can not be avoid and is strongly recommended before any etching progress.
- After a long-time etching process, the residual contaminant, coming from metamorphic photoresist, forms on the samples, which will impact the following steps such as the etching rate and the controlling of the etching thickness. Hence, it is crucial to remove the contaminant through the corresponding methods (). The carrier wafer should also be clean after an etching process for the same reason based on the standard operation rules of ICP etch.

Alignment mark, Device Isolation, and Gate Isolation use high-power ICP etch because of the lower precise requirement of etching depth compared with MESA etch process.

#### **Alignment Mark**

There are two main approaches to implementing Alignment marks, metal deposition and etching. Due to the facility limitations, etching on the sample surface is primarily adopted in the PSJ device fabrication process. Steps such as ISO, GI and ME are etching processes. The alignment mark for these steps should be etching. Layers aligned to PC and NC need metallization alignment marks because these stages are metal formation. The ICP etching time and rate are based on previous fabrication work and are adjusted according to the practical test samples. After several attempts on the test samples, the etches depth should be controlled at around 400nm. Figure 3.23 presents the top-view of the etched alignment mark through a microscope with the etch depth at ~ 400-420nm, measured from Dektak.





(a)

(b)

Figure 3.23 (a) Alignment mark after ICP etching process (b) Detak measured etching results.

In the final practical samples, RF power is 75W, and the total etch time 9mins, based on the test etching rate of 45nm/min.

#### Device Isolation, Gate Isolation and Mesa Etch

Isolation Etch, Gate Isolation Etch and Mesa Etch employ a two-stage etch recipe on ICP. Low RF power etching is easy to control the rate. It also benefits the uniformity by minimising the surface damage from a material crystal perspective. At the same time, striking plasma with low RF power is complex. Therefore, the whole step is separated into two stages and starts at a reasonably high RF power and reduce to low power once the Plasma is stable in stage 2. The recipe of the standard 2-stage etch process is:

#### Stage 1

- > The first stage needs to set the RF Power as 40W for 10s
- The Strike Pressure is 20 mTorrs
- ➤ The ramp is used as 4 s<sup>-1</sup>

#### Stage 2

- In the second stage, the RF Power is set at 40W at the beginning 10s and then reduced to 10W with stable Plasma.
- Usually, the uniform etching rate happens as maintained RF power between 10~20W in this step (based on the equipment and test etch rate within the same day).

Several test samples are proceeded to optimise the isolation and mesa etch. Same with AM step, test samples are introduced to find the suitable etching time and rate, the etch depth should be controlled at around 65nm as precise as possible in mesa etch. Figure 3.24(b) presents mesa etch depth is ~ 55-65nm, measured by Dektak surface profilometry. It should be noted that the test etching rate only valid on the same day.

p-GaN sample is with isolation etch 120nm and followed by 150nm SiN PECVD device isolation process, Gate Isolation etch and ICP mesa etch. The isolation etch rate is 7.0nm/min and mesa etch rate is also 7.0nm/min as shown in Figure 3.24.



📑 Default.p 🗏 🎎 🗢 🗉 Int 8 🖻 🖷 🔳 N to Data XY Chart 0 175.00 Move To Scan Loc fand Sca M adius: 12.5 µm 150.00 1 125.00 Scan Here Scan 100.00 75.00 um Width: 17.3 I um Width: 21. 구 구 구 Run Program > 50.00 R Width 25.00 BOR 0.00 -25.00 -50.00 -75.00 444 533 622 Watch List R. Cursor -2.18 nn Legend Rav  $\triangle$ 98.3 um Width 17.3 um Pos Value 6.21 nm 8.16 nm -50.53 nm -23.54 nm 156.9 um 576761 7 F > M. Curser -47.28 nm Pos 255.3 um Width 130.5 um R V M X: 313.5 um Y: -1883.6 um 👭 start 6

(a)

(b)

Figure 3.24 (a) Device isolation etch (b) Mesa etch.

The recipe of ICP etch (AM, ISO, GI and ME) is shown in Figure 3.25

#### ICP Etch Recipe Settings (GaN)

# Gases Ar: 4 sccm Cl<sub>2</sub>: 15 sccm SiCl<sub>4</sub>: 1.5 sccm

RF Power : 10 Watts ICP Power : 450 Watts Pressure : 4 mTorrs Temperature : 20 <sup>o</sup>C

# ICP Etch Recipe Settings (SiN)

Gases CHF<sub>3</sub>: 35 sccm O<sub>2</sub>: 5 sccm

RF Power : 75 Watts ICP Power : 450 Watts Pressure : 4 mTorrs Temperature : 20 ºC

Figure 3.25 ICP etch recipe for different materials.

#### 3.5.5 Plasma Enhanced Chemical Vapor Deposition (PECVD) and Dektak

PECVD is an approach generally utilized in power semiconductor device fabrication for thin layer deposition of diverse materials. The whole deposition process is realized through employing the reactant gases between different electrodes. One is connected to the ground, and the other is animated with RF power. Reactant gases activate and convert into the plasma state when capacitive coupling happens. This triggers a chemical reaction between the gases. The result is the product of the reaction to deposit on the substrate on the grounding electrode. Dektak is employed in tandem with PECVD to measure the deposited film thickness.

PECVD is introduced in the fabrication process for device isolation (Si<sub>3</sub>N<sub>4</sub>) and gate isolation as well as the final dielectric deposition for passivation (SiO<sub>2</sub>). Initially, Silicon test samples are used to optimize the deposition time, and the same is eventually used to determine the deposited layer thickness using ellipsometry. Hence a Silicon Test sample is run simultaneously with GaN test samples as well as device samples. Thickness measurement is then performed on the test samples using Veeco Dektak 150.

| PECVD SiN Growth Recipe<br>Settings |
|-------------------------------------|
| Gases                               |
| SiH <sub>4</sub> : 100 sccm         |
| NH <sub>3</sub> : 5 sccm            |
| N <sub>2</sub> : 900 sccm           |
| RF Power : 25 Watts                 |
| Growth rate ~ 11 nm/min             |
| Pressure : 900 mTorrs               |
| Temperature : 300/60 °C             |
|                                     |



#### Figure 3.26 PECVD growth recipe for different material.

The recipe for PECVD growth is shown in Figure 3.26.

# 3.5.6 Thermal Evaporation and Lift-off Process

Thermal evaporation, Edwards Coating System E306A, is the primary methodology for metallization combined with the lift-off process, especially in III-V group semiconductor device fabrication. Ti, Al, Ni, Au... are employed to realize the formation of the metal electrodes. The left-off process removes the additional material since it is hard to etch the metal. The primary steps for thermal evaporation based on the instruction are:

- 1. Fire off the coil with the current level.
- 2. For evaporation, the coil and source metals are dipped and boiled in n-butyl acetate for at least 1 minute to eliminate contaminants and boiling. The sample should also be immersed in HCl:H<sub>2</sub>O with the ratio of 1:1 solution for 30s, then moved to de-ionized water (DI water) and dry up. After this process, the clean samples can be placed in the chamber.
- 3. The next stage is loading the coils, source metals, and the samples into the evaporator chamber. The chamber should be pumped down to vacuum at least

 $4 \times 10^{-6}$  mTorr level. The amount of loading source metal is calculated before loading into the coil as the amount is directly related to the thickness obtained.

4. Slowly increase the current until the metal in the coils starts to melt. Typically, the current when the metal begins to melt is between 20A and 40A. Ni and Ti start to melt at about 30-40A. When the metal is Al and Au, the current is 20A. The crystal monitor is utilised to measure and control metal deposition thickness. Followed the calibration diagram in the cleanroom when loading the appropriate amount of the source metal of the amount relative to consistency. The increasing rate should be managed at 0.3-0.6nm/min (For Al and Au, the rate is around 0.9-1.1nm/s. For Ni and Ti, the pace is around 0.2-0.4nm/s).



(a)

(b)



(c)

Figure 3.27 Devices after N type metallization.

The photoresist should be at least 1.5 times the deposited metal's total thickness, typically 2 times in order to have a better lift-off and patterning process. The whole evaporate process is:

- 1. Spin the PMGI.
- 2. Hot-bake:180°C for 7min
- 3. Spin resist 350
- 4. Hot-bake:100°C for 1min
- 5. Exposure

- 6. Developer(for resist 350) for 1min
- 7. Evaporation
- 8. Lift-off(EKC830) overnight

Post evaporation, the sample is left in Acetone for > 10-12 hours. The dissolution of the photoresist achieves metal lift-off by Acetone, Resist Remover or EKC830. Source and Drain is n-type Ohmic contact. The base electrode is p-type Ohmic and Gate is Schottky contact. Thermal Evaporation is introduced for all these steps as well as the second metal deposition.

# 3.5.7 Rapid Thermal Annealing (RTA) for Ohmic Contacts

RTA is necessary to form Ohmic contact after the thermal evaporation process in GaNbased devices. High-temperature annealing results in low contact resistivity intermetallic phase formation at the metal-semiconductor interface. The metal stack employed for n-contact is Ti/Al/Ni/Au (20/100/45/55 nm). The RTA condition is 1 minute with a temperature of 800 °C in N<sub>2</sub> ambient. Combining the research works of Ohmic contact for p-GaN [62-67] and available facilities in Sheffield, the method of 20nm Ni followed by 200nm Au (20/200 nm) is adopted for p-contact metal. 10 minutes with a temperature of 500 °C in air ambient (80%N<sub>2</sub> + 20%O<sub>2</sub>) is the RTA condition for a better p-contact in GaN.



Figure 3.28 n contact RTA with condition of 850  $^\circ C$  in  $N_2$  for 1 min.

Ti/Al/Ni/Au (20/55/45/55 nm(crystal monitor), ideal case is 20/100/45/55 nm, The actual thickness of the deposited metal is around 183nm(from Dektak). (The Al

lengths is higher than the preferred value for the requirement of the thickness of 100 nm. )some peaking area is higher than 3000nm, which may significantly impact the next step. Therefore, the disparity between the Evaporator crystal monitor and DEKTAK profilometry readings is apparent. Transmission Line Model (TLM) test patterns designed in fabricated samples are employed to investigate Ohmic contact characterization and the contact resistivity [68]. The best results for n-contact resistivity are  $8.62 \times 10^{-4} \Omega \cdot cm^2$  and p-contact is  $4.11 \times 10^{-2} \Omega \cdot cm^2$  from TLM pattern measurements, shown in Figure 3.34 and Figure 3.31, for the fabricated units at Sheffield. In Powdec KK test sample, the best n-contact resistivity is  $4.62 \times 10^{-6} \Omega \cdot cm^2$  and p-contact resistivity is  $4.62 \times 10^{-6} \Omega \cdot cm^2$  and p-contact resistivity is  $4.62 \times 10^{-6} \Omega \cdot cm^2$ 



# (b)

### Figure 3.29 (a) n contact TLM Patterns (b) I-V measurements.

As shown in Figure 3.30, GaN PSJ samples after RTA process are performed.



Figure 3.30 p contact RTA with condition of 500  $^{\circ}C$  in Air (O\_220% and N\_280%) for 10 min.

The total thickness of Ni/Au/Ti/Au=10/10/20/145 is 185nm(from the crystal monitor). And the actual thickness is around 180 nm (from DEKTAK)



(a)



(b)

Figure 3.31 (a) TLM designs for p contact (b) I-V measurements.

#### 3.5.8 Reactive Ion Etching (RIE)

RIE is an etching technique used for micromachining. RIE etching is a dry etching and has different characteristics from wet etching. RIE uses chemically reactive plasma to remove the material deposited on the wafer. An electromagnetic field generates plasma under low pressure (vacuum). High-energy ions from the plasma attack react with the wafer's surface. Via etching employs the RIE method after Si<sub>3</sub>N<sub>4</sub> insulation layer is deposited during Gate Isolation.

The actual GaN samples are etched after Si<sub>3</sub>N<sub>4</sub> deposition at PECVD. The influence of non-uniformities should be considered, and the corresponding solution of over-etch for additional time is adopted. An over-etching is required to guarantee that the insulator layer is entirely eliminated from the surface to ensure the second metal is connected to the Source, Drain and Base first metal contacts.



Figure 3.32 (a) RIE etch SiO<sub>2</sub>/SiN Recipe (b) Post etch surface profilometry results of Via.

# 3.5.9 Second Metal Layer (M2)

In order to fix the crack in the first metal and connect fingers to the pad region, a second metal layer was deposited. Metal 2 deposition: Ti/Au(20/800 nm)(from crystal monitor) (The crystal monitor has some issues. Thus, the value is not very accurate). Because of the limitation of the evaporator in the cleanroom, the M2 layer is hard to reach 2µm. Hence, it is necessary to thicken the metal as much as possible in this process.

# 3.5.10 Fabricated Wafers and Devices

Figure 3.34 demonstrated the fabricated large-area GaN-based PSJ devices and process control management (PCM) test structures from one of the GaN on Sapphire samples at the end of the passivation layer deposition, which is the final step in the process flow.



Figure 3.33 (a) Device test structures (PSJ FETs) (b) Large area PSJ FET.

The subsequent section summarises measurement results and a detailed analysis of the performance of the fabricated devices.



Figure 3.34 Fabricated p-GaN Sample.

# 3.6 Fabricated Devices Characterisation

This section reports the performance and electrical characterization results of the various devices fabricated on Sapphire substrates at Sheffield and compared with devices manufactured in Powdec KK.

# 3.6.1 PSJ Diode Characterisation

The characterisation of PSJ diodes mainly focuses on hybrid types consisting of a conventional lateral PSJ Schottky diode and a GaN PiN diode fabricated by Powdec KK, as shown in Figure 3.35.



(a)



(b)

Figure 3.35 Top view photograph of Powdec KK 8A PSJ Diodes.

It consists of a p-type doped GaN cap layer (p-GaN) with 5×10<sup>19</sup>cm<sup>-3</sup> Mg-doped, a 55nm undoped GaN layer, a 40nm AlGaN layer with 27% Al composition and an 800nm u-GaN sub-layer. Anode is Schottky contact to 2DEG forming a lateral Schottky PSJ diode and base is Ohmic contact to 2DHG forming a PiN diode.



Figure 3.36 Measured 8A Hybrid PSJ Diodes (*L*<sub>PSJ</sub>=20µm) characteristics of (a) *I*<sub>ac</sub>-*V*<sub>ac</sub> with different temperature (b) reversed *I*<sub>ca</sub>-*V*<sub>ca</sub>.

The 8A hybrid PSJ diode measured  $I_{ac}$ - $V_{ac}$  characteristics under different temperature conditions and device blocking capability is shown in Figure 3.36(a) and (b), respectively. With the increase of temperature, the current reduces in measurement as expected. A typical PSJ diode with 20µm can support more than 2200V, and the critical electric field can reach 1.1MV/cm as predicted in the previous simulation.



Figure 3.37 Small-signal capacitance measured at 250 kHz for a Hybrid PSJ Diode (*L<sub>PSJ</sub>=20*µm).

Small-signal Capacitance Voltage (CV) measurements at 250 kHz are performed on a hybrid PSJ diode, as presented in Figure 3.37. With V<sub>CA</sub> voltage swept from 0V-10V and 10V-0V. A hysteresis-like behaviour is primarily observed at the anode of the Schottky contact region due to crystallographic defects extending from the GaN layer to the Ni/AlGaN interface [69].

#### 3.6.2 **PSJ HFET Characterisation**

Figure 3.38 shows the top-view and cross-section of the Powdec KK OG PSJ HFET. AlGaN thickness in PSJ HFETs is set as 40 nm in the PSJ region and as 20 nm in the remaining access region between the source and drain electrodes. Al mole fraction in the AlGaN layer is fixed as 27% in both structures.



Figure 3.38 Practical Ohmic Gate PSJ HFETs of (a) top-view (b) cross section.

Figure 3.39 shows the measured output  $I_d$ - $V_d$  characteristics of the OG PSJ HFETs. With the increase of  $L_{PSJ}$ ,  $R_{(on, sp)}$  increases, which corresponds with the simulation results.



Figure 3.39 Measured output  $I_d$ - $V_d$  characteristics (a) with different gate voltage (b) with different  $L_{PSJ}$  at  $V_g$ = 0V.

Measured output  $I_d$ - $V_g$  characteristics of the OG PSJ HFETs are demonstrated in Figure 3.40 (a) and measured temperature-dependent output  $I_d$ - $V_d$  characteristics of the OG PSJ HFETs are shown in Figure 3.40(b). As shown in the simulation results previously, the threshold voltage of OG PSJ HFETs is around -5V. With the increase of temperature,  $R_{(on, sp)}$  also increase, similar to the simulation results since the scattering rate is higher when the temperature is higher.



Figure 3.40 Measured output (a)  $I_d$ - $V_g$  characteristics of Ohmic Gate PSJ HFETs (b) temperature dependent output  $I_d$ - $V_d$  characteristics of Ohmic Gate PSJ HFETs at  $V_g$ = 0V.

Measured off-state  $I_d$ - $V_d$  characteristics of the OG PSJ HFETs are demonstrated in Figure 3.41. It proves that 15µm  $L_{PSJ}$  can sufficiently support more than 1500V.



Figure 3.41 Measured off-state *I*<sub>d</sub>-*V*<sub>d</sub> characteristics of Ohmic Gate PSJ HFETs at *V*<sub>g</sub>= -15*V*.



Figure 3.42 Fabricated Schottky Gate PSJ HFETs of (a) microscopical view (b) cross-section of SG PSJ HFET.

Figure 3.42 shows the microscopical view and cross-section of the Sheffield fabricated SG PSJ HFET. AlGaN thickness in PSJ HFETs is set as 47 nm in the PSJ region and 22

nm in the remaining access region between the source and drain electrodes. Al mole fraction in the AlGaN layer is fixed as 23% in both structures.



Figure 3.43 shows the measured output *I*<sub>d</sub>-*V*<sub>d</sub> characteristics of the SG PSJ HFET.

Figure 3.43 Measured output  $I_d$ - $V_d$  characteristics (a) with different gate voltage (b) with different  $L_{PSJ}$  at  $V_g$ = 0V.

Measured output  $I_d$ - $V_g$  characteristics of the SG PSJ HFETs are demonstrated in Figure 3.44 (a) and measured temperature-dependent output  $I_d$ - $V_d$  characteristics of the SG PSJ HFETs are shown in Figure 3.44(b). All the results are consistent with previously simulated results. The threshold voltage is -3V, which is higher than OG PSJ HFETs and proves the controllability of SG type gate is better than OG structure.



Figure 3.44 Measured output (a)  $I_d$ - $V_g$  characteristics of Schottky Gate PSJ HFETs (b) temperature dependent output  $I_d$ - $V_d$  characteristics of Schottky Gate PSJ HFETs at  $V_g$ = 0V.

Measured off-state  $I_d$ - $V_d$  characteristics of the SG PSJ HFETs are demonstrated in Figure 3.45.



Figure 3.45 Measured off-state *I*<sub>d</sub>-*V*<sub>d</sub> characteristics of Schottky Gate PSJ HFETs at *V*<sub>g</sub>= -15*V*.
The type of gate does not influence device blocking capability. The next chapter will discuss the detailed analysis of measured results and compare experimental results with analytical and numerical models.

## 3.7 Summary

This chapter shows the fabrication and measured performance of high voltage Polarization Superjunction (PSJ) GaN-based OG and SG PSJ HFET on Sapphire substrates. The detailed fabrication process is introduced. Electrical characterization from the experiment of forwarding characteristics, reverse characteristics, and detailed Capacitance Voltage (CV) measurements have been performed and discussed. Fabricated OG and PSJ HFETs with the PSJ region length of 20 µm present low on-set voltage and high reverse blocking voltage ( $V_B$ ) of ~ 2200V and  $R_{(on, sp)}$  can be reduced to  $10m\Omega \cdot cm^2$ . Relative low  $R_{(on, sp)}$  shows the potential of PSJ devices and the simulated and measured results contribution to build the analytical models in next chapter.

# Chapter 4 ANALYTICAL MODELING OF SHEET CARRIER DENSITY AND ON-RESISTANCE IN PSJ HFETS

The previous chapter delivered the performance of PSJ devices fabricated and measured. In this chapter, a detailed analysis on the on-state behaviour of the fabricated Ohmic Gate (OG) and Schottky Gate (SG) PSJ HFETs is presented (OG PSJ HFETs are fabricated from Powdec and SG PSJ HFETs are fabricated in Sheffield). Theoretical models for calculating the sheet densities of 2DEG and 2DHG are proposed and calibrated with numerical simulations and experimental results. To calculate the  $R_{(on, sp)}$  of PSJ HFETs, two different gate structures (Ohmic gate and Schottky gate) are considered herein.

## 4.1 Introduction

The trade-off between the  $R_{(on, sp)}$  and the breakdown voltage has been hindered in GaN HFETs. To overcome this, PSJ technology was proposed and has been applied on GaN HEMTs [45, 50]. The PSJ concept is based on the polarization property of III–V group nitride compound semiconductors to realize co-existence of high-density 2DEG and 2DHG at the hetero-interfaces to realize charge balance [50]. The basic structure of the PSJ HFET, as shown in Figure 4.1, arises from GaN/AlGaN/GaN double heterostructure which employs an inherent charge balance in the PSJ region. It can potentially break the one-dimensional material trade-off between the areaspecific on-resistance ( $R_{(on, sp)}$ ) and the breakdown voltage of conventional GaN technology [70]. This is because the electric field of the PSJ-HFETs feature a rectangular shape in comparison to the triangular shape of the electric field distribution of conventional GaN FETs. Therefore, the breakdown voltage is purely determined by the PSJ length ( $L_{PSJ}$ ) [45]. In addition, the  $L_{PSJ}$  is also key for the on-state behavior [46]. To optimize the on-state performance of PSJ HFET, particularly



reducing the *R* (*on, sp*), the theoretical analysis of the 2DEG and 2DHG models is necessary.

Figure 4.1 Schematic cross-section and simplified electric field distribution of the Ohmic Gate (OG) PSJ HFET.

In this chapter, new analytical models are introduced to investigate the *R* (*on, sp*) of PSJ HFETs. Analytical models are calibrated with both simulated modes and experimental data to achieve accuracy.

## 4.2 Methodology

The first step toward building analytical models is to calibrate the sheet density of 2DEG and 2DHG with the numerical simulation and experimental data [47, 48].

## 4.2.1 Models for 2DEG and 2DHG

In the analytical model, the structure used to calculate 2DEG and 2DHG sheet density is based on practical PSJ devices and reported samples [47, 48]. As shown in Figure 4.2, it consists of a p-type doped GaN cap layer (p-GaN) with Mg-doped, an undoped GaN layer (u-GaN-2), an AlGaN layer and a u-GaN sub-layer (u-GaN-1). It was previously reported that 2DHG sheet density increased with the p-cap GaN layer thickness. However, when p-GaN layer thickness is beyond 20nm, the influence of p-GaN layer thickness on 2DHG density becomes marginal [47]. Therefore, in the calibration process, each layer thickness is consistent with fabricated PSJ samples.



Figure 4.2 Band diagram of p-GaN/u-GaN-2/AlGaN/u-GaN-1 heterostructure.

As shown in Figure 4.2, to obtain expressions for sheet densities of 2DEG and 2DHG, the equation set (4.1)-(4.3) are built according to Gauss' law (the relationship between the electric field ( $\epsilon\epsilon$ ) and the charge distribution in a closed surface ( $\sigma$ ):  $\epsilon\epsilon = \sigma$ ) at the interface of p-GaN/u-GaN-2, the electric field (D) is ( $\epsilon p$ -GaN×  $\epsilon p$ -GaN-  $\epsilon$ GaN2×  $\epsilon$ GaN1) and the charge distribution in a closed surface ( $\epsilon\epsilon$ ) is  $\sigma_{p-GaN}$ , therefore equation (4.1) can be derived from Gauss' law, equation (4.2) and (4.3) is corresponding to the interface of u-GaN-2/AlGaN and AlGaN/u-GaN-1 [71, 72].

$$\epsilon_{p-GaN}\mathcal{E}_{p-GaN} - \epsilon_{GaN2}\mathcal{E}_{GaN2} = \sigma_{p-GaN} \tag{4.1}$$

$$\epsilon_{GaN2} \mathcal{E}_{GaN2} + \epsilon_{AlGaN} \mathcal{E}_{AlGaN} = \sigma_{AlGaN} - e \cdot p_s \tag{4.2}$$

$$\epsilon_{GaN1} \mathcal{E}_{GaN1} + \epsilon_{AlGaN} \mathcal{E}_{AlGaN} = \sigma_{AlGaN} - e \cdot n_s \tag{4.3}$$

In the equation set ((4.1)-(4.3)) shown above,  $\epsilon_{p}$ -GaN,  $\epsilon$ GaN2,  $\epsilon$ AIGaN and  $\epsilon$ GaN1 are dielectric constants of p-GaN cap layer, u-GaN-2 layer, AlGaN layer and u-GaN-1 layer, respectively.  $\epsilon_{p}$ -GaN,  $\epsilon$ GaN2,  $\epsilon$ AIGaN and  $\epsilon$ GaN1 stand for the electric fields in the corresponding layers.  $\sigma_{p}$ -GaN and  $\sigma_{AIGaN}$  are the surface sheet charge of p-GaN layer and AlGaN layer.  $n_s$  and  $p_s$  represent the sheet carrier density of 2DEG and 2DHG. As shown in Figure 4.2, considering the relationship in the band structure and band bending in the AlGaN region (yellow region), both electron and hole quantum wells ( $\Delta n$  and  $\Delta p$ ) are satisfied the expression shown in (4.4) and can be simplified to (4.5).

$$t_{AlGaN} \mathcal{E}_{AlGaN} = \frac{1}{e} \left( E_{G, AlGaN} + \Delta p + \Delta n - \Delta E_V - \Delta E_C \right)$$
(4.4)

$$t_{AlGaN} \mathcal{E}_{AlGaN} = \frac{1}{e} (E_G + \Delta p + \Delta n)$$
(4.5)

Where  $t_{AIGaN}$  is the thickness of the AlGaN layer,  $E_{G, AIGaN}$  and  $E_{G}$  are the bandgap of AlGaN and GaN layer, respectively.  $\Delta E_{V}$  and  $\Delta E_{C}$  are valence band and conduction band offsets between AlGaN layer and GaN layer [73].

To obtain expressions for  $n_s$  and  $p_s$ , it is necessary to further deduce equations from the band diagram shown in Figure 4.2. With respect to the valance band potential from the right side to the left as shown in Figure 4.2, one can derive the expression for the potential of the 2DHG quantum well as shown in (4.6). In a similar way, the expression of the 2DEG quantum well can be represented in (4.7) from the conduction band.

$$-\frac{\phi_{p, p-GaN}}{e} + t_{p-GaN} \mathcal{E}_{p-GaN} + t_{GaN2} \mathcal{E}_{GaN2} = \frac{\Delta p}{e}$$
(4.6)

$$\frac{\phi_{n, GaN1}}{e} - t_{GaN1} \mathcal{E}_{GaN1} = -\frac{\Delta n}{e}$$
(4.7)

Where  $t_{p-GaN}$ ,  $t_{GaN2}$  and  $t_{GaN1}$  stand for p-GaN, u-GaN-2 and u-GaN-1 layer thickness, respectively.  $\phi_{p, p-GaN}$  is the valance band barrier height of p-GaN cap and  $\phi_{n, GaN1}$  is the conduction band barrier height of u-GaN-1 sub-layer. The following step is to substitute relations of  $C_{p-GaN} = \epsilon_{p-GaN} / t_{p-GaN}$ ,  $C_{AIGaN} = \epsilon_{AIGaN} / t_{AIGaN}$  and  $C_{GaN1} = \epsilon_{GaN1} / t_{GaN1}$  into (4.6) and (4.7) and then revise equations to (4.8) and (4.9).

$$-\frac{\phi_{p, p-GaN}}{e} + \frac{\sigma_{AlGaN} - e \cdot p_s}{C} + \frac{\sigma_{p-GaN}}{C_{p-GaN}} - \frac{c_{AlGaN}}{eC} \times (E_G + \Delta p + \Delta n) = \frac{\Delta p}{e}$$

$$(4.8)$$

$$\frac{\phi_{n, GaN1}}{e} - \frac{\sigma_{AlGaN} - e \cdot n_s}{c_{GaN1}} + \frac{c_{AlGaN}}{e c_{GaN1}} \times (E_G + \Delta p + \Delta n) = -\frac{\Delta n}{e}$$
(4.9)

Where  $C_{p-GaN}$ ,  $C_{AIGaN}$  and  $C_{GaN1}$  are the unit area capacitance of p-GaN, AlGaN and u-GaN-1 layer. *C* stands for the total unit area capacitance of p-GaN and u-GaN-2 layer.

$$n_s = \frac{m_e}{\pi\hbar^2} \Delta n \tag{4.10}$$

$$p_s = \frac{m_h}{\pi\hbar^2} \Delta p \tag{4.11}$$

According to the relationship between 2DEG sheet charge density and 2DEG quantum well, another approximate expression of 2DEG sheet density, as in (4.10), can be built into the model which can then be used to obtain  $n_s$ . In a similar way, an expression for  $p_s$  can also be derived as shown in (4.11) [72, 74].

$$\boldsymbol{n}_{s} = \left[ \left( -\frac{\phi_{p, p-GaN}}{e} + \frac{\sigma_{AIGaN}}{C} + \frac{\sigma_{p-GaN}}{C_{p-GaN}} - \frac{C_{AIGaN}E_{G}}{eC} \right) \left( \frac{c_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{h}} \right) + \left( \frac{c_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{m_{h}} + \frac{\pi\hbar^{2}}{eC} + \frac{e}{C} \right) \left( \frac{\phi_{n, GaN1}}{e} - \frac{\sigma_{AIGaN}}{C_{GaN1}} + \frac{c_{AIGaN}E_{G}}{eC_{GaN1}} \right) \right] / \left[ \left( \frac{c_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{eC} + \frac{\pi\hbar^{2}}{m_{h}} \right) - \left( \frac{c_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{m_{h}} + \frac{\pi\hbar^{2}}{em_{h}} + \frac{e}{C} \right) \left( \frac{c_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{e}} + \frac{\pi\hbar^{2}}{em_{e}} + \frac{e}{C} \right) \left( \frac{c_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{e}} + \frac{\pi\hbar^{2}}{em_{e}} + \frac{e}{C_{GaN1}} \right) \right]$$

$$(4.12)$$

$$\boldsymbol{p}_{\boldsymbol{S}} = \left[ \left( \frac{C_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{m_{e}} \right) \left( \frac{\phi_{n, \ GaN1}}{e} - \frac{\sigma_{AIGaN}}{C_{GaN1}} + \frac{C_{AIGaN}E_{G}}{eC_{GaN1}} \right) + \left( -\frac{\phi_{p, \ p-GaN}}{e} + \frac{\sigma_{p-GaN}}{e} + \frac{\sigma_{p-GaN}}{eC} + \frac{\sigma_{p-GaN}}{eC} - \frac{C_{AIGaN}E_{G}}{eC} \right) \left( \frac{C_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{e}} + \frac{\pi\hbar^{2}}{em_{e}} + \frac{e}{C_{GaN1}} \right) \right] / \left[ \left( \frac{C_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{eC} + \frac{\pi\hbar^{2}}{m_{h}} + \frac{e}{e} \right) \left( \frac{C_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{e}} + \frac{\pi\hbar^{2}}{em_{e}} + \frac{e}{C_{GaN1}} \right) - \left( \frac{C_{AIGaN}}{eC} \cdot \frac{\pi\hbar^{2}}{m_{e}} \right) \left( \frac{C_{AIGaN}}{eC_{GaN1}} \cdot \frac{\pi\hbar^{2}}{m_{h}} + \frac{\pi\hbar^{2}}{m_{h}} + \frac{e}{C_{GaN1}} \right) \right] \right]$$

$$(4.13)$$

Consequently,  $n_s$  and  $p_s$  expressions as presented in (4.12) and (4.13) can be derived by simultaneous (4.1) -(4.13). After substituting parameters in Table 2.1 and Table 4.1 into (4.12) and (4.13) and calculating, it can be found that the order of magnitude of some terms are much smaller than others ( $e/C_{AIGaN} \gg \pi \hbar^2/e \cdot m_e$ ,  $e/C \gg C_{AIGaN}/e C_{GaN1} \cdot \pi \hbar^2/m_e$ ,  $\cdots$ ). These can be neglected during the simplification. Therefore,  $n_s$  and  $p_s$  expressions in the analytical model can be finally simplified to (4.14) and (4.15), respectively. Table 2.1 and Table 4.1 show related parameters and equations used in the calculation. For instance,  $\sigma_{AIGaN}$  is the sum of spontaneous polarisation charge ( $P_{sp}$ ) and piezoelectric polarization charge ( $P_{pz}$ ), which can be calculated from Table 4.1.

$$\boldsymbol{n}_{s} = \frac{\sigma_{AlGaN}}{e} - \frac{\phi_{n, GaN1} \cdot C_{GaN1}}{e^{2}} - \frac{C_{AlGaN}E_{G}}{e^{2}}$$
(4.14)

$$\boldsymbol{p}_{s} = \frac{\sigma_{AlGaN}}{e} + \frac{\sigma_{p-GaN} \cdot C}{eC_{p-GaN}} - \frac{\phi_{p, p-GaN} \cdot C}{e^{2}} - \frac{C_{AlGaN}E_{G}}{e^{2}}$$
(4.15)

| Symbol                          | Unit | Value                      |
|---------------------------------|------|----------------------------|
| $m_0$                           | kg   | $9.11 \times 10^{-31}$     |
| $m_{e(Al_xGa_{1-x}N)}$          |      | $(0.314x + 0.2(1-x))m_0$   |
| $m_{\mathrm{h}(Al_xGa_{1-x}N)}$ |      | $(0.417x + 1.0(1 - x))m_0$ |
| ħ                               | J·s  | $1.05 \times 10^{-34}$     |

Table 4.1 Parameters and equations used for calculation

Mg dopants do not influence the calculation of 2DEG and 2DHG [47, 48]. This is because 30nm of p-type doped GaN cap layer (p-GaN) with 5×10<sup>19</sup>cm<sup>-3</sup> Mg doping concentration can only serve approximate 1.5×10<sup>10</sup>cm<sup>-2</sup> positive sheet charge density when Mg active percentage is 1% [48]. Compared with both calculated and experimental results of nearly 10<sup>13</sup>cm<sup>-2</sup> 2DHG sheet density, the contribution from p-GaN layer is negligible.

In the numerical simulation model, physics-based solutions for the sheet density of 2DEG and 2DHG are achieved in Silvaco by using models shown in Table 3.1

The models used in the simulation are based on default parameters. To simultaneously calibrate with PSJ HFET measurement results, parameters such as the thickness of PSJ layers and Al mole fraction are set as the same as those of fabricated PSJ devices.



Figure 4.3 Reported results vs. calculated results of Ns and Ps as AlGaN thickness varies from 0 to 100nm. The solid black line is the reported Ps and the solid blue line is the reported Ns. The



dashed black and blue lines stand for the calculated *Ps* and *Ns* respectively. Red rhombuses are reported measured results and green stars are calculated results [71, 72].

Figure 4.4 Calculated and simulated predictions of *Ns* and *Ps* as Al mole fraction alters from 9% to 40% in the heterostructure [71, 72].

Figure 4.3 compares the calculated prediction of  $N_s$  and  $P_s$  with reported measurement results at different AlGaN layer thicknesses. Parameters applied in analytical models, such as  $t_{p-GaN}$ ,  $t_{GaN2}$ ,  $t_{AlGaN}$  and  $t_{GaN1}$  listed in Table 4.2, are adjusted to fit measured results (red rhombus) in the reference [47, 48]. The calculated results are close to the measurement results. Both  $N_s$  and  $P_s$  increase with the increase of the AlGaN layer thickness. Figure 4.4 shows the comparison of calculated prediction with the simulated prediction of  $N_s$  and  $P_s$  versus Al mole fraction. It can be found that both identical calculated and simulated results of  $N_s$  and  $P_s$  increase as Al mole fraction increases. Verified results are applied to both the analytical model and the simulated model in the following analysis of  $R_{(on, sp)}$ .

| Sample   | Layer Thickness (nm) |                   |                    |                   | Reported                                   | Calculated                                 |
|----------|----------------------|-------------------|--------------------|-------------------|--------------------------------------------|--------------------------------------------|
| (Al 23%) | t <sub>p-GaN</sub>   | t <sub>GaN2</sub> | t <sub>AlGaN</sub> | t <sub>GaN1</sub> | $P_S$ (10 <sup>13</sup> cm <sup>-2</sup> ) | $P_S$ (10 <sup>13</sup> cm <sup>-2</sup> ) |

| 1 | 30 | 20 | 10 | 1500 | 0.05 | 0.00 |
|---|----|----|----|------|------|------|
| 2 | 30 | 20 | 20 | 1500 | 0.20 | 0.38 |
| 3 | 30 | 60 | 47 | 1500 | 1.00 | 0.87 |
| 4 | 30 | 20 | 48 | 1500 | 0.87 | 0.87 |
| 5 | 20 | 20 | 49 | 1500 | 0.86 | 0.87 |

Table 4.2 Data of layer structures

#### 4.2.2 The Analytical Model for *R* (*on, sp*) of the OG PSJ HFET

Figure 4.5 shows the schematic cross-section of the Ohmic Gate (OG) PSJ HFET [70]. The gate terminal is an ohmic contact formed on the p-GaN cap layer. At the gate region, the OG PSJ HFET consists of a 60nm p-type doped GaN cap layer with 5×10<sup>19</sup>cm<sup>-3</sup> Mg dopants, a 65nm undoped GaN layer, a 40nm AlGaN layer and a 1µm u-GaN sub-layer. In the PSJ region, it consists of a 65nm undoped GaN layer, a 40nm AlGaN layer and a 1µm u-GaN sub-layer. To calculate R (on, sp) of OG PSJ HFET by the analytical model, based on the current flow direction along the dashed line under the on-state condition, it can be divided into four different regions (PSJ region, channel region, gap region and contact region) according to the differences in the sheet carrier densities and mobilities of 2DEG and 2DHG, as shown in Figure 4.5. Therefore, the total specific on-state resistance (*R*<sub>on</sub>*A*) can be considered as the sum of the PSJ region resistance ( $R_{PSJ}$ ), the channel region resistance ( $R_{ch}$ ) and the gap region resistance ( $R_{g}$ ) multiplies device area (A) and then plus the contact resistivity ( $\rho_{cons}$  and  $\rho_{conD}$ ) as shown in (4.16), assuming that device width is constant and applicable equally to all these parameters. Gap regions consist of the area between source and gate and the space between PSJ region and drain, as shown in Figure 4.5. In PSJ HFET analytical models, to improve the fitting results,  $R_g$  cannot be ignored and need to be calculated separately.



Figure 4.5 Schematic cross-section and simplified electric field distribution of the OG PSJ HFET.

$$R_{on}A = (R_{PSI} + R_{ch} + R_q) \times A + \rho_{conS} + \rho_{conD}$$
(4.16)

The expression of  $R_{PSJ}$  can be derived in (4.17), where *q* is the electron charge and  $\mu_{2DEG}$  is the mobility of 2DEG in the PSJ region.  $n_{2DEG}$  is the concentration of 2DEG. When integrate  $n_{2DEG}$  vertically by the height of 2DEG (*H*), the result is 2DEG sheet density ( $\sigma_{2DEG}$ ).  $\sigma_{2DEG}$  is calculated by the same method demonstrated in previous work. *W* stands for the width of the device ( W and H are common expression in power semiconductor device) which is perpendicular to the 2D cross-section, cannot shown in the figure.

$$R_{PSJ} = \frac{1}{qn_{2DEG}\mu_{2DEG}} \times \frac{L_{PSJ}}{H \times W} = \frac{L_{PSJ}}{q\mu_{2DEG}(n_{2DEG} \times H)W} = \frac{L_{PSJ}}{q\mu_{2DEG}\sigma_{2DEG}W}$$
(4.17)

In the gap region, the derivation of the PSJ region is repeated and the expression for  $R_g$  is derived from (4.18), where  $\sigma_{2DEG2}$  and  $\mu_{2DEG2}$  are the sheet density and mobility of 2DEG in gap regions.  $L_g$  represents the total length of the gap region and is 7µm in OG PSJ HFET. 2DEG sheet density and mobility in gap regions (AlGaN/GaN) are different

with those in the PSJ region (p-GaN/GaN/AlGaN/GAN). Therefore, both  $\sigma_{2DEG2}$  and  $\mu_{2DEG2}$  are calculated again.

$$R_g = \frac{L_g}{q\mu_{2DEG2}\sigma_{2DEG2}W} \tag{4.18}$$

Considering that the OG PSJ HFET is an ohmic gate normally-on device and usually  $V_g=0V$  is applied on the gate, the expression for  $R_{ch}$  in the PSJ HFET is demonstrated in (4.19), where  $L_{ch}$  is 5µm and represents the channel length and  $\mu_{ch}$  is the carrier mobility in the channel.  $\sigma_{ch}$  is the sheet charge density of 2DEG in the channel.

$$R_{ch} = \frac{L_{ch}}{q\mu_{ch}\sigma_{ch}W} \tag{4.19}$$

 $\rho_{cons}$  and  $\rho_{conD}$  stand for the contact resistivity of the source and the drain electrode, respectively, which measured and calculated by transmission line method (TLM) as shown in (4.20).

$$\rho_{conS} = \rho_{conD} = R_C L_T W = 2.31 \times 10^{-2} \ m\Omega \cdot cm^2 \ (TLM \ Testing)$$

$$(4.20)$$

(4.16) -(4.20) are analytical models for analyzing and calibrating  $R_{(on, sp)}$  with simulated and measured results. In analytical models, considering the impact from traps, the sheet density ( $\sigma_{2DEG}$ ) and the mobility ( $\mu_{2DEG}$ ) of 2DEG need to be adjusted with the experimental data to increase the accuracy.  $\sigma_{2DEG}$  and  $\mu_{2DEG}$  both reduce after calibrating with experimental results since partial carriers (electrons), which have gained high kinetic energy after being accelerated by the electric field, are captured by traps. The calculated  $I_d$ - $V_d$  characteristics based on analytical models are demonstrated in Figure 4.6.

$$I_d = \frac{\mu_{2DEG}W}{(L_{ch} + L_{PSJ})} \frac{\varepsilon_{AlGaN}}{t_{AlGaN}} \left[ \left( V_g - V_{th} \right) V_d - \frac{V_d^2}{2} \right]$$
(4.21)

Combined analytical models with (4.21) [75], the calculated  $I_d$ - $V_d$  characteristics based on analytical models are demonstrated in Figure 4.6. It should be addressed that these analytical models are mainly applicable to the linear region  $R_{(on, sp)}$  analysis in PSJ HFETs.



Figure 4.6 Calculated, Simulated and Measured  $I_d$ - $V_d$  output characteristics of OG PSJ HFETs at  $V_g=0V$ .



#### 4.2.3 The Analytical Model for *R* (*on, sp*) of the SG PSJ HFET

Figure 4.7 Schematics and circuit model of device cross-section for calculating *R* (*on, sp*) (a) Ohmic Gate PSJ HFET (b) Schottky Gate PSJ HFET.

As shown in Figure 4.7, there are two types of PSJ HFET, the OG PSJ HFET [70] and the SG PSJ HFET [50]. In OG PSJ HFET, the gate terminal is an ohmic contact formed on the p-GaN cap layer. In SG PSJ HFET, gate terminal is a Schottky contact formed on the AlGaN layer. It has an Ohmic base terminal, which is connected to the source terminal internally to form a three-terminal device [46]. The equivalent circuit models are also shown in Figure 4.7. As demonstrated in Figure 4.7(b), the SG PSJ HFET can also be divided into 4 different regions (PSJ region, channel region, gap region and contact region) according to the differences in the sheet carrier densities and mobilities of 2DEG and 2DHG. Therefore, the total specific on-state resistance ( $R_{on}A$ ) can be also considered as the sum of the PSJ region resistance ( $R_{PSI}$ ), the channel region resistance ( $R_{ch}$ ) and the gap region resistance ( $R_g$ ) multiply device area (A) and then plus the contact resistivity ( $\rho_{conS}$  and  $\rho_{conD}$ ) as shown in (4.16), assuming that device width is constant and applicable equally to all these parameters. As presented in Figure 4.7(b), the SG PSJ HFET consist of a 20nm p-type doped GaN cap layer with similar  $5 \times 10^{19}$  cm<sup>-</sup> <sup>3</sup> Mg doped, a 20nm undoped GaN layer, a 47nm AlGaN layer and a 1µm u-GaN sub layer. Methods of calculating *R*<sub>on</sub>*A* are similar to OG PSJ HFETs.

$$R_{on}A = (R_{PSJ} + R_{base} + R_{ch} + R_g) \times A + \rho_{conS} + \rho_{conD}$$
(4.22)

To calculate  $R_{(on, sp)}$  of SG PSJ HFET by the analytical model, based on the current flow direction along the dashed line under the on-state condition, it can be divided into five different regions (PSJ region, channel region, base region gap region and contact region) according to the differences in the sheet carrier densities and mobilities of 2DEG and 2DHG, as shown in Figure 4.7. Therefore, the total specific on-state resistance ( $R_{on}A$ ) can be considered as the sum of the PSJ region resistance ( $R_{PSJ}$ ), the channel region resistance ( $R_{ch}$ ), the base region resistance and the gap region resistance ( $R_g$ ) multiplies device area (A) and then plus the contact resistivity ( $\rho_{cons}$  and  $\rho_{conD}$ ) as shown in (4.22), assuming that device width is constant and applicable equally to all these parameters. Except base region, all the others are the same with OG PSJ HFET. The base region mobility need to be measured, separately.

$$R_{base} = \frac{L_{base}}{q\mu_{base}\sigma_{base}W} \tag{4.23}$$

The expression for  $R_{base}$  in the PSJ HFET is demonstrated in (4.23), where  $L_{base}$  is 5µm and represents the base length and  $\mu_{base}$  is the carrier mobility in the base.  $\sigma_{base}$  is the sheet charge density of 2DEG in the base.

#### 4.2.4 Simulated Model for *R* (on, sp)

The *R* (*on, sp*) of the simulated models is calculated from the simulated *Id*-*Vd* curves. Models and parameters are consistent with those previously mentioned 2DEG and 2DHG sheet density simulations. Figure 4.6 presents simulated *Id*-*Vd* curves of OG PSJ HFETs. The cross-section of the device is shown in Figure 4.5. The length of PSJ (*LpsJ*) varies from 5µm to 20µm. *Vg*=0*V* is applied on the gate as well as the source. In Figure 4.6, at the point  $V_d=1V$  in the linear region, data is selected to obtain the simulated  $R_{(on, sp)}$ . It is obvious that  $R_{(on, sp)}$  increases  $L_{PSJ}$  with increases.

## 4.3 Measurement of OG PSJ HFETs and SG PSJ HFETs

The measured  $I_d$ - $V_d$  curves of the fabricated OG PSJ HFETs are demonstrated in Figure 4.6. The width of OG PSJ HFET samples is 1mm. Similarly, measured results of  $R_{(on, sp)}$  are obtained at the point of  $V_d$ =1V. It can be found from Figure 4.6 that the drain current reduces when  $L_{PSJ}$  is shifted from 5µm to 20µm at  $V_s$ =0V and  $V_d$ =1V. As can be seen in Figure 4.6, the measured and simulated results show a divergence compared with the calculated results. This is caused by the self-heating effect, which is not accounted for. Therefore, the analytical model is mainly applicable to low voltage  $R_{(on, sp)}$  analysis.



Figure 4.8 Measured Saturation current comparison of OG PSJ HFET and SG PSJ HFET.

The saturation current reduces as the  $L_{PSJ}$  gets longer as shown in Figure 4.8. As demonstrated in circuit models in Figure 4.7(b), under high drain bias conditions (saturation region), when the base is connected to the ground, the n-region formed by

2DEG is biased at a high potential, which form the reverse bias of a PN junction. Electrons get depleted in the PSJ region, which causes potential to drop along the PSJ region in the on-state. The magnitude of SG PSJ HFET pinch-off at the drain-side edge of the gate is less than observed in OG PSJ HFET [41, 46]. Hence the saturation current of the OG PSJ HFET is higher than that of the SG PSJ HFET.



Figure 4.9 Measured characteristics of  $I_d$ - $V_g$  at  $V_d$ =10V when shifting  $L_{PSJ}$  from 5µm to 20µm (a) OG PSJ HFETs (b) SG PSJ HFETs.

Figure 4.9(a) and (b) are the  $I_d$ - $V_g$  characteristics of OG PSJ HFETs and SG PSJ HFETs, respectively.



Figure 4.10 BV measurement output characteristics of OG PSJ HFETs and SG PSJ HFETs when shifting  $L_{PSJ}$  from 5µm to 20µm at  $V_8$ =-15V.

Figure 4.10 presents that the breakdown voltage of PSJ HFETs shows a linear increase with respect to the *L*<sub>PSJ</sub> and an average breakdown field strength between 1~1.5MV/cm. Compared with the previous work [50], the average BV electric field strength is increased because of the improvement in the quality of the materials and further optimizing the charge balance in the PSJ region.



Figure 4.11 Temperature dependent measured characteristics of  $I_d$ - $V_d$  at  $V_g$ = 0V when  $L_{PSJ}$ =15 $\mu$ m (a) OG PSJ HFETs (b) SG PSJ HFETs.

Figure 4.11 demonstrates the reduction of both the OG and SG PSJ HFETs drain saturation current with increasing temperature. As the concentration of 2DEG is almost independent of the temperature variation, the decrease in current can be largely attributed to reduction in 2DEG mobility, increased contact resistance between device metal contact and increased phonon related scattering [51].



# Figure 4.12 Temperature dependence of measured contact resistivity ( $\rho_c$ ) from TLM test Sample in TEG\_FET.

The temperature dependent contact resistance ( $\rho_{cons}$  and  $\rho_{conD}$ ) from TLM test structure in test element group FET (TEG\_FET) shows a reducing trend with the temperature increase as shown in Figure 4.12. The magnitude of  $\rho_{cons}$  and  $\rho_{conD}$  from TLM measured results are much less than  $R_{(on, sp)}$ , hence the impact to  $R_{(on, sp)}$  from  $\rho_{cons}$  and  $\rho_{conD}$  is negligible. This rules out the influence of the contact resistance in the current reduction with the temperature increase, as shown in Figure 4.11. Therefore As the concentration of 2DEG is almost independent of the temperature variation, the decrease in current can be attributed mainly to a reduction in 2DEG mobility, increased contact resistance between device metal contact and increased phononrelated scattering.

## 4.4 Results and Analysis



#### 4.4.1 Results of OG PSJ HFETs

Figure 4.13 Calculated, simulated, and measured *R*<sub>(on, sp)</sub> of OG PSJ HFETs at room temperatures when *V*<sub>g</sub>=0*V*.

For accurate calibration of results, identical  $V_8=0V$  is applied in both analytical modelling and numerical modelling as well as in the measurements. As presented in Figure 4.13, both analytical and simulated R (on, sp) of OG PSJ HFETs are fitted with experimental results when altering PSJ length  $L_{PSJ}$  from 5µm to 20µm. Whether by calculation, simulation, or measurement, *R* (on, sp) shows an upward linear trend with the increase in L<sub>PSJ</sub>. As shown in the figure, relatively accurate analytical and numerical models for predicting the  $R_{(on,sp)}$  of PSJ HFET are proposed and demonstrated. It clearly shows that both calculated and simulated results are fitted well with the experimental data of practical PSJ HFETs. The accurate analytical and simulated models can be used to understand the mechanism of PSJ HFETs. It can also be applied on effectively and precisely predicting the performance of PSJ device. Moreover, comprehensive analysis results establish a perfect foundation to further optimize and improve PSJ device architectures. The promising work promotes the development of PSJ technology to satisfy the requirement of stability and security power circuits and shows potential to break the theoretical limit of power semiconductor device in the future.

| Lpsj | Component Ratio (%) |                |                 | R <sub>on</sub> | $ ho_{conS} +  ho_{conD}$ | R <sub>on</sub> A<br>(mΩ |
|------|---------------------|----------------|-----------------|-----------------|---------------------------|--------------------------|
| (µm) | R <sub>PSJ</sub>    | R <sub>g</sub> | R <sub>ch</sub> | (100%)          | $(m\Omega \cdot cm^2)$    | $\cdot cm^2$ )           |
| 5    | 29.4                | 41.2           | 29.4            | 15.8            | 0.046                     | 2.68                     |
| 10   | 45.5                | 31.5           | 22.7            | 20.4            | 0.046                     | 4.49                     |
| 15   | 55.6                | 25.9           | 18.5            | 25.1            | 0.046                     | 6.77                     |
| 20   | 62.5                | 21.9           | 15.6            | 29.7            | 0.046                     | 9.50                     |

 Table 4.3 Each component ratio to the total Ron in analytical model

Structures.

Table 4.3 shows each  $R_{on}$  component ratio to the total  $R_{on}$ . It should be addressed that the length of each region, which is related to the device area (*A*), is also an essential factor to  $R_{on}A$ . Summarizing the partly statistic  $R_{(on, sp)}$  data and differences between calculated and simulated results on measurement data, it should be noted that both the sheet density and mobility of 2DEG are adjusted in calculated and simulated models in order to improve the fitting with experiment results. All differences in Figure 4.13 can be attributed to the fabrication misalignment between different processes, the random measurement error and the assumption that 2DEG mobility from each region in analytical models is constant. However, in the simulation and practical OG PSJ HFETs, the carrier mobility of 2DEG depends on different elements, such as the concentration and electric field distribution.



Figure 4.14 Temperature dependence of OG PSJ HFET calculated and measured *R* (*on, sp*) fitting results at *V*<sub>8</sub>=0*V*.

Calculated and measured OG PSJ HFET  $R_{(on, sp)}$  with variation in temperature from 300 to 400 K are presented in Figure 4.14. Both calculated and measured  $R_{(on, sp)}$  results show increasing trend with the temperature increase. As the concentration of 2DEG is

almost independent of the temperature variation, the increase in  $R_{(on, sp)}$  can be largely attributed to the reduction in 2DEG mobility according to (5.16) -(5.19) and increased phonon related scattering [46, 51]. The one major difference is presented at  $L_{PSJ}$  =20µm of 400K in calculation. With the increase of the temperature and  $L_{PSJ}$ , the impact from the constant carrier mobility assumption in the calculation become more significant.



## 4.4.2 Compared Results of SG PSJ HFETs

Figure 4.15 Calculated, simulated, and measured *R* (*on, sp*) of OG and SG PSJ HFETs at room temperatures when *V*<sub>8</sub>=0*V*.

The compared results of OG and SG PSJ HFETs are demonstrated in Figure 4.15, identical  $V_g=0V$  is applied in both analytical modelling and numerical modelling as well as in the measurements. As presented in the figure, both analytical and simulated  $R_{(on, sp)}$  of PSJ HFETs are fitted with experimental results when altering PSJ length  $L_{PSJ}$  from 5µm to 20µm. Whether by calculation, simulation, or measurement,  $R_{(on, sp)}$  shows an upward linear trend with the increase in  $L_{PSJ}$ .

Although calculated and simulated models have limitations from the constant assumption, reasonably accurate calculated and simulated results of  $R_{(on, sp)}$  can still be

obtained from these models. The analytical and numerical models provide insight into the conduction mechanisms in PSJ HFETs and contribute to optimising designs to reduce  $R_{(on, sp)}$ .

## 4.5 Summary

In this chapter, accurate analytical models for predicting the *R* (*on*, *sp*) of PSJ HFETs are presented. It clearly shows that calculated results fit with both the simulation and the experimental data of practical PSJ HFETs. Precise physics-based PSJ HFET models in this chapter remain valid at different temperatures. The accurate analytical models can promote an understanding of the mechanism of PSJ HFETs. They can also effectively assist in predicting the performance of PSJ devices precisely. Moreover, comprehensive analysis results establish a solid foundation to further optimize and improve PSJ device architectures. Based on these models and analysis results, developing the PSJ concept to the multi-channel PSJ technology level shows a feasible way to break the theoretical limit of power semiconductor devices, which will be presented in the following chapters.

## Chapter 5 LATERAL MULTI-CHANNEL PSJ TECHNOLOGY

Detailed theoretical analysis of area-specific on-state resistance ( $R_{(on, sp)}$ ) of lateral multi-channel polarisation super-junction (PSJ) technologies at room temperature is presented in this chapter. Similar to Chapter 4, analytical models have been used to calculate the theoretical limit  $R_{(on, sp)}$  of PSJ devices and calibrate with numerical simulations. Moreover, calculated and simulated results of lateral multi-channel PSJ devices based on practical implementation are also analysed. In addition, the impact of Al composition and AlGaN thicknesses are investigated. Presented results show that lateral multi-channel PSJ technologies can be well suited to break the unipolar one-dimensional material limits of GaN by orders of magnitude and achieve a remarkable trade-off between  $R_{(on, sp)}$  and voltage blocking capability provided composition and thickness control can be realised.

## 5.1 Introduction

The trade-off between the area-specific on-state resistance ( $R_{(on, sp)}$ ) and the breakdown voltage has been hindered in GaN HFETs. Polarization Super Junction (PSJ) concept was introduced and proved can solve the issue in previous chapters. As shown in Figure 5.1(a), the basic PSJ structure, which arises from GaN/AlGaN/GaN double-heterostructure employs an inherent charge balance between high-density two-dimensional electron gas (2DEG) and two-dimensional hole gas (2DHG) at the respective hetero-interfaces [50]. It can potentially break the one-dimensional trade-off between the  $R_{(on, sp)}$  and the breakdown voltage of conventional GaN technology [70]. This is because of the rectangular electric field of the PSJ-HFETs under blocking conditions. In a typical Super Junction (SJ) device, the n-pillar and p-pillar can be repeated to increase the current capability of the device. Therefore, similarly, the PSJ concept can also be extended to the multi-channel PSJ concept vertically to increase the current capability and reduce the  $R_{(on, sp)}$ . It is also possible to construct and analyse vertical, nano column type PSJ structures [76, 77].



Figure 5.1 Schematic cross section and simplified electric field distribution of (a) Lateral PSJ structure and (b) Lateral multi-channel PSJ Structure.

Until now, the lateral multi-channel PSJ concept, as shown in Figure 5.1(b), has not been reported, where the number of stacks is grown vertically. It is different from natural super-junction (NSJ) [78] because in a typical lateral multi-channel PSJ device, each 2DEG layer corresponds with a 2DHG layer to implement the charge balance condition. In the PSJ device, if the number of multi-channels is N, the total number of AlGaN and GaN layers is (2N+1).



#### Figure 5.2 Schematic band diagrams of u-GaN/u-AlGaN multi-channel PSJ heterostructure.

is N, the total number of AlGaN and GaN layers is (2N+1). Figure 5.2 shows the energy band diagram of the lateral multi-channel structure of a typical PSJ device. Although issues such as uneven 2DEG density within each of the channels, film cracking when the critical AlGaN thickness exceeded and Al mole fraction and difficulty of p-type contact to 2DHG channels [79-82], solutions for design aspects also have been reported [79] and multi-channel devices have been fabricated recently [83-85]. In addition, Enhancement-mode (E-mode) multi p-channel MES-FinFETs have been proposed and manufactured, which indirectly proves the implementation of high on-state current density for a normally-off GaN FET and excellent gate control through multi-channel PSJ structure and Fin-type gate. [86]. Moreover, as improvements have been made in the growth/over-growth of high-aspect-ratio GaN-based nano-columns on polar/nonpolar bulk GaN substrates [77], a highly innovative solution of fabricating lateral multi-channel PSJ devices can be potentially implemented.

In this chapter, the theoretical analysis on  $R_{(on, sp)}$  of lateral multi-channel PSJ technology are investigated by analytical and numerical models.

## 5.2 Lateral Multi-channel PSJ Devices Theoretical Limit Prediction

In predicting the performance for PSJ devices, analytical models of 2DEG and 2DHG adopted herein are compared with numerical simulation and experimental data [47-49]. The theoretical limit prediction is based on an ideal situation. The issues of practical multi-channel PSJ implementation are not considered.

#### 5.2.1 The Theoretical Analysis for Lateral Multi-channel PSJ devices

In lateral multi-channel PSJ devices, the 3-D cross-section consists of u-AlGaN/u-GaN multi-channels, as shown in Figure 5.3.



Figure 5.3 3-D schematic cross section of simplified lateral multi-channel PSJ diode.

The thin p-GaN layer design is to provide ohmic contact to each of the 2DHG layers. In the multi-channel lateral PSJ diode, a rectangle shape of electric field distribution can be realized because of the charge balance of 2DEG and 2DHG. Therefore, the expression for  $R_{(on, sp)}$  of the lateral PSJ device is given as (5.1)

$$R_{on} \times A = \frac{1}{q\mu_{2DEG}n_{2DEG}} \times \frac{L}{H \cdot W} \times L \cdot W = \frac{L^2}{q\mu_{2DEG}n_{2DEG}H}$$
(5.1)

Where *q* is the electron charge and  $\mu_{2DEG}$  is the mobility of 2DEG. *T* stands for the sum thickness of a u-GaN layer (*t*<sub>GaN</sub>) and a u-AlGaN layer (*t*<sub>AlGaN</sub>). *n*<sub>2DEG</sub> represents the average concentration of 2DEG within *T*, *L* is the length of the PSJ diode and the PSJ region (*L* $\gg$ *t*<sub>GaN</sub>). It is also critical for device blocking capability (*L*=*V*<sub>B</sub>/*E*<sub>crit</sub>). *W* is the device's width and H is the total thickness of the multi-channels.

$$n_{2DEG} = \frac{\sigma_{2DEG}}{T} \tag{5.2}$$

(5.2) shows the relationship between  $n_{2DEG}$  and unit area 2DEG sheet charge density ( $\sigma_{2DEG}$ ). The model for  $\sigma_{2DEG}$  is consistent with the reported work [47, 48]. It is

recognised that within *T*, 2DEG is concentrated within a small region (a few nm) of polarisation regions and that 2DHG does not contribute to on-state conduction.  $L=V_B/E_{crit}$  links device breakdown voltage with the length of the PSJ region (*L*). Substituting (5.2) into (5.1), the expression of the trade-off between  $R_{(on, sp)}$  and  $V_B$  can be derived into (5.3).

$$R_{on} \times A = \frac{V_B^2 \times T}{q\mu_{2DEG}E_{crit}^2 \sigma_{2DEG}H} = \frac{L^2 \times T}{q\mu_{2DEG}\sigma_{2DEG}H} = \frac{L^2}{q\mu_{2DEG}} \times \alpha$$
(5.3)

According to (5.3), we define a vital index  $\alpha$  and the expression for  $\alpha$  is shown in (5.4). *N* is the number of 2DEG (2DHG) layers as well as the number of multi channels. From (5.3), it can be inferred that to optimize *R* (*on, sp*) one needs to maximize  $\mu_{2DEG}$  and minimize  $\alpha$ , when the other parameters are held at specific values.

$$\alpha = \frac{T}{\sigma_{2DEG}H} = \frac{1}{\sigma_{2DEG}} \cdot \frac{1}{(2N+1)}$$
(5.4)

 $\alpha$  can become infinitely smaller and approach to zero when *N* varies to infinitely large, as shown in (5.4). However, this situation only can be realized theoretically. Therefore, in the calculation of lateral multi-channel device *R* (*on, sp*), when the height (*H*) is much smaller than the length (*LPSJ*), the expression for the *R* (*on, sp*) is shown in (5.5). It is evident that the *R* (*on, sp*) reduces with increase in *N*.

$$R_{on} \times A = \frac{L^2}{Nq\mu_{2DEG}\sigma_{2DEG}}$$
(5.5)

To minimize  $R_{(on, sp)}$ , analyzing (5.1)-(5.5) and referring to a particular device volume (equivalent *L*, *W* and *H*), it is evident that  $\mu_{2DEG}$  and  $n_{2DEG}$  should be maximised.

$$R_{on} \times A = \frac{L^2}{q\mu_{2DEG}H} \times \frac{T}{\sigma_{2DEG}} = \frac{L^2}{q\mu_{2DEG}H} \times \frac{1}{n_{2DEG}}$$
(5.6)

As shown in (5.6), the critical element to reduce  $R_{(on, sp)}$  is to increase  $n_{2DEG}$  ( $\sigma_{2DEG}/T$ ). Besides, a multi-channel PSJ device needs to be charge balanced to realize the 'box' shape electric field distribution and equality of conduction current in each channel require the sheet density of each 2DEG and 2DHG layer to be identical. Therefore, all u-GaN layer thickness should be identical and is defined as  $t_{GaN}$  as well as all u-AlGaN layer thickness is  $t_{AlGaN}$ . Since the number of 2DEG (2DHG) is N, the total number of multi-channel layers is n=(2N+1), as demonstrated in Figure 5.3.

To obtain the expression for  $\sigma_{2DEG}$ , the equation set (5.7) and (5.8) are built according to 'Gauss' law at each interface of u-AlGaN/u-GaN and u-GaN/u-AlGaN as shown in Figure 5.2. Since other AlGaN/GaN layers are repeated, (5.7) and (5.8) can represent all the other 'Gauss' law expressions in the multi-channel PSJ structure [71, 72].

$$\epsilon_{AlGaN} \mathcal{E}_{AlGaN} + \epsilon_{GaN} \mathcal{E}_{GaN} = \sigma_{AlGaN} - e \cdot n_s \tag{5.7}$$

$$\epsilon_{GaN} \boldsymbol{\mathcal{E}}_{GaN} + \epsilon_{AlGaN} \boldsymbol{\mathcal{E}}_{AlGaN} = \sigma_{AlGaN} - \boldsymbol{e} \cdot \boldsymbol{p}_{s} \tag{5.8}$$

Where  $\varepsilon_{GaN}$  and  $\varepsilon_{AIGaN}$  stand for the electric field in GaN and AlGaN layer, respectively.  $\epsilon_{GaN}$  and  $\epsilon_{AIGaN}$  are GaN and AlGaN dielectric constants.  $\sigma_{AIGaN}$  represents the surface charge in the AlGaN layer.  $n_s$  is average 2DEG sheet charge density and  $p_s$  is average 2DHG sheet charge density. As shown in Figure 5.2, considering the relationship between AlGaN/GaN band structure and band bending in the AlGaN region (yellow region), electron and hole quantum wells ( $\Delta n$  and  $\Delta p$ ) satisfy the expression shown in (5.9). It can be simplified to (5.10).

$$t_{AlGaN} \mathcal{E}_{AlGaN} = \frac{1}{e} \left( E_{G, AlGaN} + \Delta p + \Delta n - \Delta E_V - \Delta E_C \right)$$
(5.9)

$$t_{AlGaN} \mathcal{E}_{AlGaN} = \frac{1}{e} (E_G + \Delta p + \Delta n)$$
(5.10)

$$\frac{C_{AlGaN}}{e} (E_G + \Delta p + \Delta n) + \frac{C_{GaN}}{e} (E_G + \Delta n + \Delta p)$$

$$= \sigma_{AlGaN} - e \cdot n_s$$
(5.11)

Where  $t_{AIGaN}$  is the thickness of the AlGaN layer,  $E_{G, AIGaN}$  and  $E_{G}$  are the bandgap of the AlGaN and GaN layer, respectively.  $\Delta E_{V}$  and  $\Delta E_{C}$  are valence band and conduction

band offsets between AlGaN layer and GaN layer, respectively [73]. To obtain the expressions for  $n_s$  and  $p_s$ , it is necessary to further deduce equations from the band diagram shown in Figure 5.2. Concerning the conduction band potential distribution from the right side to the left, the expression including the potential of the 2DEG quantum well can be derived and delivered in (5.11). Where  $C_{AlGaN} = \epsilon_{AlGaN} / t_{AlGaN}$  and  $C_{GaN} = \epsilon_{GaN} / t_{GaN}$  are the unit capacitance of AlGaN and GaN layer, respectively.

$$n_s = \frac{m_e}{\pi\hbar^2} \Delta n \tag{5.12}$$

$$p_s = \frac{m_h}{\pi\hbar^2} \Delta p \tag{5.13}$$

A typical multi-channel PSJ device is a unipolar device and 2DEG is the only carrier relevant to  $R_{(on, sp)}$ . The function of 2DHG is to realize charge balance and uniform electric field distribution. When the number of stack multi-channels is large enough, considering charge compensation,  $n_s$  should be identical with  $p_s$ , which can also be deduced from (5.7) and (5.8). According to the relationship between 2DEG sheet charge density and quantum well, another approximate expression of 2DEG sheet density, as shown in (5.12), can be built into the model. Similarly, an expression for  $p_s$  can also be derived as shown in (5.13) [72, 74]. Substitute (5.12) and (5.13) into (5.11). Further, simplify the formula to (5.14) and solve the equation. The solution for  $n_s$  is finally obtained and shown in (5.15).

$$\left[\left(\frac{C_{AlGaN}+C_{GaN}}{e}\right)\left(\frac{\pi\hbar^{2}}{m_{e}}+\frac{\pi\hbar^{2}}{m_{h}}\right)+e\right]n_{s}=\sigma_{AlGaN}-\left(\frac{C_{AlGaN}+C_{GaN}}{e}\right)\cdot E_{G}$$
(5.14)

$$\sigma_{2DEG} = \frac{\sigma_{AlGaN} - \left(\frac{C_{AlGaN} + C_{GaN}}{e}\right) \cdot E_G}{\left[\left(\frac{C_{AlGaN} + C_{GaN}}{e}\right)\left(\frac{\pi\hbar^2}{m_e} + \frac{\pi\hbar^2}{m_h}\right) + e\right]}$$
(5.15)

In (5.15), it is evident that to maximize  $n_s$  is to maximize  $\sigma_{AIGaN}$ . As  $\sigma_{AIGaN}$  increases with the increasing of Al mole fraction, Al mole fraction should be maximized to obtain the

maximum  $\sigma_{AlGaN}$ . Therefore, Aluminium Nitride (AlN) can be used instead of AlGaN in the following theoretical limit derivation. Substitute the relationship shown in (5.16) into (5.15), the solution for  $n_{2DEG}$  ( $\sigma_{2DEG}/T$ ) can be simplified to (5.17)

$$\frac{e}{C_{AlN}} > \frac{e}{C_{GaN}} \gg \frac{\pi\hbar^2}{e \cdot m_e} > \frac{\pi\hbar^2}{e \cdot m_h}$$
(5.16)

$$\sigma_{2DEG} = \frac{\sigma_{AlN} - \left(\frac{C_{AlN} + C_{GaN}}{e}\right) \cdot E_G}{\left[\left(\frac{C_{AlN} + C_{GaN}}{e}\right) \left(\frac{\pi\hbar^2}{m_e} + \frac{\pi\hbar^2}{m_h}\right) + e\right]T}$$

$$\approx \frac{\sigma_{AlN} - \left(\frac{C_{AlN} + C_{GaN}}{e}\right) \cdot E_G}{eT}$$
(5.17)

The thickness of the u-AlGaN layer  $t_{AlGaN}$  leads to u-GaN layer thickness as (T-  $t_{AlGaN}$ ). In (5.17), ( $C_{GaN}$ +  $C_{AIN}$ ) can also be expanded and conversed as shown in (5.18). To achieve maximum  $\sigma_{2DEG}/T$ , ( $C_{GaN}$ +  $C_{AIN}$ ) needs to be minimized. After mathematical derivation,  $t_{AlGaN}$ =0.5T is the most appropriate value to maximize  $\sigma_{2DEG}/T$ . In other words, one of the demands to maximize  $n_{2DEG}$  is that the thickness of the u-GaN layer and the u-AlN (u-AlGaN) layer should be equivalent.

$$C_{AlN} + C_{GaN} = \frac{8.5\varepsilon_0 T + 0.4\varepsilon_0 t_{AlGaN}}{t_{AlGaN} (T - t_{AlGaN})} \approx \frac{8.5\varepsilon_0 T}{t_{AlGaN} (T - t_{AlGaN})}$$

$$= \frac{8.5\varepsilon_0 T}{-t_{AlGaN}^2 + t_{AlGaN} T}$$
(5.18)

Where  $\varepsilon_0$  is vacuum permittivity and the relative permittivity of  $Al_xGa_{1-x}N$  is  $\epsilon_{AlxGa_{1-x}N}$ ( $\epsilon_{AlxGa_{1-x}N}=8.5x\varepsilon_0+8.9(1-x)\varepsilon_0$ ). As a consequence, the simplified solution for  $\sigma_{2DEG}$  is shown in (19) and the solution for  $n_{2DEG}$  is shown in (5.20).

$$\sigma_{2DEG} = \frac{\sigma_{AIN} - \left(\frac{34.8\varepsilon_0}{T}\right) \cdot \frac{E_G}{e}}{e}$$
(5.19)

$$n_{2DEG} = \frac{\sigma_{2DEG}}{T} = \frac{\sigma_{AlN} - \left(\frac{34.8\varepsilon_0}{T}\right) \cdot \frac{E_G}{e}}{eT}$$
(5.20)

Substituting the solution in (5.20) into (5.6) and varying u-GaN thickness (T/2) leads to the minimum  $R_{(on, sp)}$ . The difficulty will increase when increasing the number of AlN (AlGaN)/GaN multi-layer in the practical fabrication of the device. To calculate the theoretical limit of the PSJ device in the ideal situation, all parameters in the simulation are idealized. In the perfect case, the contact resistance is assumed to be negligible. In the analysis, the mobility model is mainly based on Caughey–Thomas mobility model, as shown in (5.21) [87].

$$\mu_i(N) = \mu_{min,i} + \frac{\mu_{max,i} - \mu_{min,i}}{1 + \left(\frac{N}{N_{g,i}}\right)^{\gamma_i}}$$
(5.21)

Where *i* stands for n-type (2DEG) or p-type (2DEG) carriers and *N* represents doping concentration.  $\mu_{min, i}$ ,  $\mu_{max, i}$ ,  $N_{g, i}$  and  $\gamma_i$  are default parameters in the model as shown in Table 5.1. With the increase of 2DEG sheet density, mobility will first increase and then decrease [88-90]. However, as increasing Al composition, 2DEG mobility is enhanced as well as the critical electric field in AlGaN [90].

| Carriers<br>Type | μ(min,i) | µ(max,i) | N(g,i)             | $\gamma_{ m i}$ |
|------------------|----------|----------|--------------------|-----------------|
| n                | 55       | 1000     | 2×10 <sup>17</sup> | 1.0             |
| р                | 3        | 170      | 3×1017             | 2.0             |

Table 5.1 Parameters for GaN in the Mobility Model.

In the derivation, the PSJ length (L) is defined as 20µm and the total thickness of the multi-channels is changed from 200nm to 1µm as shown in Figure 5.4.

#### 5.2.2 The Simulated Analysis for Lateral Multi-channel PSJ Devices

In the numerical simulation, physics-based solutions for the sheet density of 2DEG and 2DHG are achieved in Silvaco TCAD by using models shown in Table 5.2 to obtain reliable results [52]. The models used in the simulation are based on default

parameters. To estimate the theoretical limit of the PSJ device in the ideal situation, all parameters in the simulation are idealized. In the perfect case, the contact resistance of electrodes in calculation and simulation is assumed as zero.

| Model name in<br>Silvaco TCAD | Description                                                                 |
|-------------------------------|-----------------------------------------------------------------------------|
| POLAR                         | spontaneous polarization                                                    |
| CALC.STRAIN                   | piezoelectric polarization                                                  |
| CONSRH                        | Shockley–Read–Hall recombination<br>using concentration-dependent lifetimes |
| AUGER                         | recombination accounting for high-level<br>injection effects                |

Table 5.2 Simulation models and brief description.



RonA vs. t<sub>GaN</sub>

#### Figure 5.4 Lateral multi-channel PSJ devices calculated and ssimulated R (on, sp) vs tGaN.

In the analysis of multi-channel PSJ devices, the average mobility is assumed as  $1000 \text{cm}^2/\text{Vs}$  in both calculation and simulation, it reduces with the increase of carrier concentration [28, 91]. The critical value of electric field strength is theoretically considered as 3.3 MV/cm. As shown in Figure 5.4, in the lateral multi-channel PSJ devices, when u-GaN and u-AlGaN thickness is 11nm, the value of  $R_{(on, sp)}$  is minimum. It should be addressed that 11nm AlN is only a theoretical value. The thickness of the practical wafer growth technique is typically around 1-3nm through MOCVD growth [89, 92]. With the increase in the number of multi-channels, the  $R_{(on, sp)}$  of lateral PSJ devices reduces.

The conduction current density distribution of the simulated lateral multi- channel PSJ diode is presented in Figure 5.5 (a)-(c). Each GaN (AlGaN) layer thickness is 11nm. When the number of multi-channel (*N*) increases, the conduction current in each channel is uniform, except in the sub-GaN layer. The energy band diagram and carrier (2DEG and 2DHG) concentration distribution along the yellow dashed cutline (shown in Figure 5.5(a)) is demonstrated in Figure 5.5(d).





(b)



(c)


Figure 5.5 Lateral multi-channel PSJ diode with  $t_{GaN}$ =11nm conduction current density distribution at  $V_{AC}$ =5V in simulation (a) N=2 (b) N=4 (c) N=6 (d) Energy band diagram along the yellow dashed line at  $V_{AC}$ =0V.

The simulated  $I_{AC}$ - $V_{AC}$  for lateral multi-channel PSJ diodes with 11nm u-AlN and 11nm u-GaN is shown in Figure 5.6(a). The conduction current scaled linearly with the number of the multi-channels (*N*) since the current in each channel is identical, as demonstrated in Figure 5.6(b). With the increase of the multi-channel number, the *R* (*on*, *sp*) of lateral multi-channel PSJ devices reduce significantly, as illustrated in Figure 5.6(b).



Figure 5.6 (a) *Lac-Vac* simulated comparison characteristics of lateral multi-channel PSJ diode with *t<sub>GaN</sub>*=11nm and *L<sub>PSJ</sub>*=20µm the multi-channel number (*N*) is varying from 2 to 10. (b)
Dependence of *R<sub>(on, sp)</sub>* and total channel current on the number of multi-channels in lateral PSJ diode with *t<sub>GaN</sub>*=11nm.

As shown in Figure 5.7, there is almost no current flow through the yellow dashed line region channel. The current is not equivalent per channel if the Al mole fraction is not identical.



Figure 5.7 Lateral multi-channel PSJ diode with  $t_{GaN}$ =11nm conduction current density distribution at  $V_{AC}$ =5V in simulation. All mole fraction is different in each channel.

Figure 5.8(a) demonstrated four channels' simulated lateral multi-channel PSJ structure. As shown in Figure 5.8(b), altering the Al mole fraction in AlGaN 1 from 60% to 100% increases the current in channel 1 while keeping the Al mole fraction at 80%

in the other AlGaN layers. This can be explained by (5.20).  $\sigma_{AlGaN}$ ,  $n_{2DEG}$  and the channel current are linked together and increased with the Al mole fraction increase. Channel 2 current changed slightly when the Al mole fraction increased in the AlGaN 1. The current in channel 3 is regarded as the reference current and remain nearly constant. When Al mole fractions in AlGaN layers are identical (80% in Figure 5.8(b)), the current values in channels are close to each other.



Figure 5.8 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Current in different channels when altering the Al mole fraction from 60% to 80% in AlGaN 1 layer and Al mole fractions are 80% in AlGaN 2, 3 and 4.  $V_{AC}=2V$ ,  $L_{PSJ}=20\mu m$  and  $t_{GaN}=t_{AlGaN}=11$ nm.

As shown in Figure 5.9(b), by varying the thickness of AlGaN 1 layer from 11nm to 31nm and keeping the additional AlGaN layers' thickness identical, the current in channel 1 increases.



Figure 5.9 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Current in different channels when altering AlGaN 1 thickness ( $t_{AlGaN1}$ ) from 11nm to 31nm and Al mole fractions keep in 80%.  $V_{AC}=2V$ ,  $L_{PSJ}=20\mu m$  and  $t_{GaN}=t_{AlGaN2,3,4}=11$ nm.

The growth can also be explained by (5.20). The current is determined by carrier concentration from each channel, in (5.20), although  $\sigma_{2DEG}$  increases with the growth of AlGaN layer thickness, the total thickness of the multi-channel (*T*) also increases. Therefore, with the exact height of the device, the  $R_{(on, sp)}$  increases with the growth of some AlGaN layer thickness, as demonstrated in Figure 5.10(b).



(a)

Figure 5.10 Simulated *R* (*on, sp*) (a) varying Al mole fraction from 60% to 100% in AlGaN 1 layer. Al mole fraction is 80% in other AlGaN layers. (b) varying AlGaN 1 layer thickness form 11nm to 31nm. *LPSJ*=20µm, *tGaN*=*tAlGaN*=11nm and N=4.

Combined the calculated prediction with ideal simulated results, the theoretical limit trade-offs between BV and  $R_{(on, sp)}$  of lateral multi-channel PSJ devices are shown in Figure 5.11. Both the calculated and simulated  $R_{(on, sp)}$  present a downward trend with increase in the number of PSJ multi-channels. Hence, developing a device with a multi-channel PSJ structure is essential. The multi-channel PSJ technology not only offers the potential of breaking the material limit but also has the chance to reduce  $R_{(on, sp)}$  to  $10^{-8}$ m $\Omega$ ·cm<sup>2</sup> level. Altering from N=100 to N=1000,  $R_{(on, sp)}$  can be further reduced, whereas the total channel thickness is increased to a relatively thick level.



Figure 5.11 *R* (*on, sp*)-*BV* trade-off for ideal prediction of lateral multi-channel PSJ devices. *N* is the number of multi-channels.

#### 5.3 Feasible Devices Simulation

Unlike the ideal theoretical prediction, when considering designing and fabricating practical lateral multi-channel PSJ devices, the issues mentioned above cannot be ignored. The critical thickness for strain relaxation limits the trade-off between Al mole fraction and AlGaN layer thickness [80, 82, 93]. Thin AlGaN layer and lower Al composition can enhance epitaxial material quality. Therefore, in the reliable lateral multi-channel PSJ devices simulation, the Al mole fraction should not exceed 40% [93] and the thickness of the AlGaN layer is not thicker than 60nm [48, 80, 93].

#### 5.3.1 On-state Performance for Lateral Multi-channel PSJ Devices

The simulated  $I_{AC}$ - $V_{AC}$  for lateral multi-channel PSJ diodes with 40nm u-AlGaN and 200nm u-GaN is shown in Figure 5.12(a). The conduction current scales linearly with the number of the multi-channels (*N*). With the increase in the multi-channel number, the  $R_{(on, sp)}$  of lateral multi-channel PSJ devices reduces significantly, as shown in Figure 5.12(b).



Figure 5.12 (a) *I*<sub>AC</sub>-*V*<sub>AC</sub> simulated comparison characteristics of lateral multi-channel PSJ diode with  $t_{GaN}=200$ nm,  $t_{AlGaN}=40$ nm and Al=30%. The multi-channel number (*N*) is varied from 2 to 10. (b) Dependence of *R* (*on, sp*) on the number of multi-channels in the same lateral PSJ diode with  $L_{PSJ}=20\mu m$ .

The average mobility of 2DEG is 1200cm<sup>2</sup>/Vs in the calculation. Figure 5.13(a) demonstrates the simulated lateral multi-channel PSJ structure with four parallel channels. As shown in Figure 5.13(b), altering the Al mole fraction in AlGaN 1 layer from 20% to 40% while keeping the Al mole fraction at 30% in other AlGaN layers leads to non-uniform current conduction.



Figure 5.13 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Current in different channels when altering the Al mole fraction from 20% to 40% in AlGaN 1 layer and Al mole fractions are 30% in AlGaN 2, 3 and 4. Vac=2V, L<sub>PSJ</sub>=20µm, t<sub>AlGaN</sub>=40nm and t<sub>GaN</sub>=200nm.

The current merely increases in Channel 1, since  $\sigma_{AIGaN}$ ,  $n_{2DEG}$  and the channel current are linked together and increased with the increase in Al mole fraction as presented in (5.20). The current in Channel 3 is regarded as the reference current and almost equal to Channel 2 current. As shown in Figure 5.14(b), varying the thickness of AlGaN 1 layer from 20nm to 60nm and keeping all other AlGaN layers thickness identical to 40nm also leads to non-uniform current conduction across the channels.



Figure 5.14 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Current in different channels when altering AlGaN 1 thickness ( $t_{Al}$ ) from 20nm to 60nm and Al mole fractions keep in 30%. $V_{AC}=2V$ ,  $L_{PSJ}=20\mu m$ ,  $t_{AlGaN}=40$ nm and  $t_{GaN}=200$ nm.

Figure 5.15(a) shows that the *R* (*on*, *sp*) reduces when the Al mole fraction increases in one of AlGaN layers. Based on the results above, even slightly changing Al composition or the thickness of the AlGaN layer can lead to non-uniformity of current conduction. Therefore, composition and thickness control are critical in these multi-channel PSJ structures.



(a)

(b)

Figure 5.15 Simulated *R* (*on, sp*) (a) varying Al mole fraction from 20% to 40% in AlGaN 1 layer. Al mole fraction is 30% in other AlGaN layers. (b) varying AlGaN 1 layer thickness form 20nm to 60nm.

When GaN thickness increase in one of the GaN layers and higher than the critical value for generating 2DEG, device total current almost does not change as shown in Figure 5.16(b).



Figure 5.16 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) *I*<sub>AC</sub>-V<sub>AC</sub> simulated comparison characteristics when altering GaN 1 thickness ( $t_{GaN1}$ ) from 50nm to 200nm and Al mole fractions keep in 30%. *V*<sub>AC</sub>=2*V*, *L*<sub>PSJ</sub>=20 $\mu$ m,  $t_{AIGaN}$ =40nm and  $t_{GaN}$ =200nm.

#### 5.3.2 Blocking Capability for Lateral Multi-channel PSJ Devices

In the off state of lateral multi-channel PSJ devices, both lateral and vertical electric fields should not exceed the critical electric field to avoid the breakdown. Figure 5.17(b) and Figure 5.17(c) show the vertical and lateral electric field distribution along the cutline shown in Figure 5.17(a) when varying cathode voltage from 0V to 6600V. 2DEG and 2DHG deplete at low cathode voltages. Figure 5.17(b) shows that the

vertical electric field first increases when varying cathode voltage from 0V to 10V. Further growing the cathode voltage from 10V to 100V, with the depletion of 2DEG and 2DHG, the vertical electric field reduces and approaches zero. Within a further increase in the cathode voltage, the lateral electric field increases with a rectangular shape distribution until the maximum blocking capability of the device (6600V theoretical), as demonstrated in Figure 5.17(c).







(c)

Figure 5.17 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (*N*=4). (b) Vertical and (c) Lateral simulated electric field profile along x axis direction of lateral multi-channel (*N*=4) PSJ diodes plotted along the high field PSJ region (from anode to cathode), at blue dashed cutline when various reverse bias conditions from 0V to

# 6600V. (d) Simulated off-state I<sub>d</sub>-V<sub>d</sub> characteristics of the lateral multi-channel PSJ Diode (N=4 $L_{PSJ}$ =20 $\mu$ m)

As shown in Figure 5.18(a), each additional channel equally increases the total sheet charge density of 2DEG and 2DHG by  $1.1 \times 10^{13}$  cm<sup>-2</sup>, since in lateral multi-channel PSJ devices, each 2DEG layer corresponds with a 2DHG layer. The sheet charge densities of 2DEG and 2DHG are always equal in each channel.



Figure 5.18 (a) The total sheet charge density of 2DEG and 2DHG when the multi-channel number (N) is varying from 2 to 10. (b) BV calculated, simulated and measured output characteristics of lateral multi-channel PSJ devices when shifting L<sub>PSJ</sub> from 5µm to 20µm at V<sub>g</sub>=-15V.

Even altering Al composition in one of the AlGaN layers does not influence the charge balance condition, as shown in Figure 5.19(b).



Figure 5.19 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (*N*=4). (b) The total sheet charge density of 2DEG and 2DHG when altering the Al mole fraction from 20% to 40% in AlGaN 1 layer and Al mole fractions are 30% in AlGaN 2, 3 and 4. *L*<sub>PSJ</sub>=20µm, *t*<sub>AlGaN</sub>=40nm and *t*<sub>GaN</sub>=200nm.

The electric field distribution is almost identical in each GaN layer when the Al mole fraction changes in one of the AlGaN layers, as presented in Figure 5.20.



Figure 5.20 Schematics of the lateral multi-channel structure when the number of the channels is four (N=4) and lateral electric field distribution (2000V) when altering the Al mole fraction from 20% to 35% in AlGaN 1 layer and Al mole fractions are 30% in AlGaN 2, 3 and 4. L<sub>PSJ</sub>=20µm, t<sub>AlGaN</sub>=40nm and t<sub>GaN</sub>=200nm.

Figure 5.18(b) is the comparison among calculated, simulated and measured BV when  $L_{PSJ}$  increases from 5µm to 20µm. The experimental BV electric field shows a linear increase with respect to the  $L_{PSJ}$  and an average breakdown field strength between 1-1.5MV/cm. Hence, in the simulation of multi-channel PSJ devices, the critical electric field can be reasonably assumed as 1MV/cm.



Figure 5.21 *R* (*on, sp*)-*BV* trade-off for practical design of lateral multi-channel PSJ devices. *N* is the number of multi-channels.

Combined the calculated and simulated results, the trade-offs between BV and  $R_{(on, sp)}$  of lateral multi-channel PSJ devices are shown in Figure 5.21. To estimate the performance of realizable devices, in both calculations and simulations, the assumed Al composition is 27% and the thickness of AlGaN layer is 40nm in each channel. In lateral PSJ devices, both the calculated and simulated  $R_{(on, sp)}$  present a downward trend when the number of PSJ multi-channel increases. It shows that  $R_{(on, sp)}$  of PSJ devices with three lateral multi-channels can reach GaN material limit. Further increasing the number of channels, lateral multi-channel PSJ devices can easily break GaN material limits and  $R_{(on, sp)}$  is reduced to a relatively low level. The multi-channel PSJ technology offers the potential of breaking the material limit provided composition and thickness control can be realised.

#### 5.4 Summary

In lateral multi-channel PSJ devices, when the layer (GaN, AlGaN or AlN) thickness is 11nm, the *R* (on, sp) reaches the minimum value (theoretical limit). Simulated results show that the charge is invariably balanced between the 2DEG and 2DHG layer when altering the Al more fraction in the AlGaN layer. Both calculated and simulated results show that 2DEG (2DHG) is independent in different channels. Changing the Al composition and thickness of the AlGaN layer cannot impact 2DEG (2DHG) sheet density in other channels. The trade-off between BV and R (on, sp) in lateral multi-channel PSJ technology can potentially break the GaN material limit. With the same blocking capability, *R* (*on, sp*) in devices with ten lateral multi-channels (N=10) can effectively be reduced by two-thirds compared to conventional GaN devices. Moreover, in lowvoltage applications, lateral multi-channel PSJ technology can potentially realize more than two orders of magnitude lower *R* (on, sp) compared to conventional, single-channel PSJ devices under the same device blocking capability. In conclusion, the proposed multi-channel engineering is an effective and viable solution to realize ultra-highly efficient GaN-based power semiconductor devices. In addition to the potential increase in power density, this technology can pave the way for the next generation of power semiconductor devices.

## Chapter 6 VERTICAL MULTI-CHANNEL PSJ TECHNOLOGY

This chapter analyses the theoretical limit of area-specific on-state resistance (*R* (on, sp)) on vertical polarisation super-junction (PSJ) technology. *R*<sub>(on, sp)</sub> on nano-scale vertical multi-channel PSJ technology is analysed (wrong ref 73 delated). Theoretical models, which are calibrated with numerical simulations, are used to calculate the  $R_{(on, sp)}$  of these nano-scale vertical Polarisation SJ (VIP-SJ) diodes. In both calculated and simulated results of *R* (on, sp), devices with vertical multi-layer PSJ structures are found to break the unipolar one-dimensional material limits of GaN by orders of magnitude. Both calculated and simulated results show power devices with vertical multi-layer PSJ technology can potentially reduce  $R_{(on, sp)}$  to  $10^{-4}$ m $\Omega \cdot$ cm<sup>2</sup> level with 1.2kV blocking capability. In this chapter, it also proposed a novel multi-polarization channel applied to realize normally-off and high-performance vertical GaN device devices for low voltage applications based on the previous discussion. This structure is made with 2DHG introduced to realize the enhancement mode channel instead of p-GaN as in conventional vertical GaN MOSFETs. Two more 2DEG layers are formed through AlGaN/GaN/AlGaN/GaN polarization structure, which minimizes the on-state resistance. Simulation analysis shows that this proposed structure can provide a large drain current at ~ 500mA/mm. The calculation results show this novel vertical GaN MOSFET – termed SV GaN FET - has the potential to break the GaN material limit in the trade-off between area-specific on-resistance  $(R_{(on, sp)})$  and breakdown voltage at low voltages.

#### 6.1 Introduction

In the previous chapters, considering integrated power conversion systems, due to the high concentration of thin 2DEG realized through piezoelectric properties, AlGaN/GaN-based heterojunction field-effect transistors (HFETs) offer remarkable properties of low on-state resistance [94]. In vertical GaN devices, thus far, no significant performance advantage beyond 4H-SiC has been realized in the trade-off between the area-specific on-state resistance (*R* (*on*, *sp*)) and the breakdown voltage. To break the 1-Dimensional material limit, super-junction (SJ) concept was introduced in silicon [9, 95]. However, as to dopant-based approach is immature in GaN, it is difficult to precisely control p-type Mg activation for charge balance purposes [96]. To overcome the 1-D material limit, as shown in Figure 6.1(a), the lateral Polarization Super Junction (PSJ) technology was applied to nano-scale vertical polarisation super junction (VIP-SJ) in 2017 as shown in Figure 6.1(b) [45, 50, 76]. The basic PSJ structure arises from GaN/AlGaN/GaN double-heterostructure, which employs an inherent charge balance in the PSJ region. The PSJ concept is based on the polarization property of III–V group nitride compound semiconductors to realize the co-existence of high-density two-dimensional electron gas (2DEG) and two-dimensional hole gas (2DHG) at the hetero- interfaces to realize charge balance [50].



(a)



# Nano-scale vertical Polarisation SJ (VIP-SJ)





# Figure 6.1 Schematic cross section and simplified electric field distribution of (a) conventional PSJ structure and (b) nano-scale vertical Polarisation SJ (VIP-SJ) structure (c) Vertical Multi-Channel PSJ Structure.

It can potentially break the one-dimensional material trade-off between the  $R_{(on, sp)}$  and the breakdown voltage of conventional GaN technology [70]. As improvements have been made in the growth/over-growth of high-aspect-ratio GaN-based nano-columns on polar/non-polar bulk GaN substrates, a highly innovative solution of fabricating vertical PSJ devices can be potentially realized [76, 77, 97]. Furthermore, if the stacks number of AlGaN/GaN layers is increased, based on the PSJ structure, the multi-layer PSJ concept is proposed, as shown in Figure 6.1(b). As shown in Figure 6.1(c), based on the VIP-PSJ concept, the number of AlGaN/GaN layers can be increased most compactly. For low voltage devices, the required vertical etches and (re) growth controls are within a few micrometres into GaN and viable with recent advances in GaN process technologies. With this in mind, theoretical limits R (on, sp) of vertical nanopillar PSJ technology are investigated and compared with GaN-dopant based SJ technology by analytical models and numerical models. The multi-layer PSJ concept is different from nature super-junction (NSJ), and as shown in Figure 6.1(b), in a typical multi-layer PSJ device, each 2DEG layer corresponds with a 2DHG layer to implement the charge balance condition [78]. Hence, compared with NSJ technology, a perfect box-like electric field distribution can still be realized in vertical multi-layer PSJ devices.

In this chapter, the theoretical limit  $R_{(on, sp)}$  vertical multi-layer PSJ technology are investigated and compared with GaN-based SJ technology by analytical and numerical models.

#### 6.2 Vertical PSJ Device Theoretical Limit Prediction

As non-polar GaN is widely used in optoelectronic applications, through growing Wurtzite GaN along non-polar axes, the orientation of the intrinsic polarisation can be converted to the lateral direction in the grown layers, which contributes to fabricating vertical multi-layer PSJ devices [76]. In predicting the theoretical limit for PSJ devices, analytical models of 2DEG and 2DHG adopted herein are compared with numerical simulation and experimental data [47, 48]. Considering the R (on, sp) calculation in vertical devices is different from that in lateral devices, therefore, it needs to be divided into two situations.

#### 6.2.1 The Theoretical Limit for Vertical SJ Devices

In conventional vertical SJ devices, the method to simultaneously realize high breakdown voltage and low  $R_{(on, sp)}$  is through controlling the p-type and n-type layers doping concentration [9]. The relationship between  $R_{(on,sp)}$  and device blocking capability ( $V_B$ ) is given in (6.1)

$$R_{on} \times A = \frac{4dV_B}{\mu\varepsilon_S E_C^2} \tag{6.1}$$

Where  $R_{on} \times A$  is  $R_{(on, sp)}$  and d is the thickness of SJ layer.  $V_B$  stands device breakdown voltage.  $\mu$  is the carrier mobility.  $\varepsilon_s$  and  $E_c$  are permittivity and critical electric field of the semiconductor material.



Figure 6.2 3-D schematic cross section of simplified (a) vertical SJ diode with one p-GaN and n-GaN layer (b) vertical SJ diode with p-GaN and n-GaN multi layers.

When considering the JFET effect, in the SJ device with one p-pillar and one n-pillar, as shown in Figure 6.2(a), the expression for  $R_{(on,sp)}$  is shown in (6.2) [98].

$$R_{on} \times A = \frac{d\rho H}{(d_2 - d_1)} ln\left(\frac{d_2}{d_1}\right)$$
(2)

Where  $\rho$  is the resistivity of the n-doped region and *H* represents the length of the drift region.  $d_2$  and  $d_1$  are the major and minor width of the trapezoid drift region, respectively, as shown in Figure 6.2(a) and can be obtained from (6.3) and (6.4) [98].

$$d_{2} = \frac{d}{2} - d_{S} = \frac{d}{2} - \sqrt{\frac{2\varepsilon_{S}V_{bi}}{q} \frac{N_{A}}{N_{D}(N_{A} + N_{D})}}$$
(6.3)

$$d_{1} = \frac{d}{2} - d_{D} = \frac{d}{2} - \sqrt{\frac{2\varepsilon_{S}(V_{bi} + V_{D})}{q} \frac{N_{A}}{N_{D}(N_{A} + N_{D})}}$$
(6.4)

Where  $d_s$  and  $d_D$  are depletion width at the source and drain side, respectively.  $V_{bi}$  stands for the junction built-in potential and  $V_D$  is the drain applied voltage.  $N_A$  and  $N_D$  represent doping concentration [98]. As the number of p-pillar and n-pillar increases, the JFET region and depletion region should be considered both from the right and left sides, as shown in Figure 6.2(b). Therefore, in the SJ device with multi-layers, the expression for  $R_{(on, sp)}$  is revised to (6.5).

$$R_{on} \times A = \frac{2d\rho H}{(D_2 - D_1)} ln\left(\frac{D_2}{D_1}\right)$$
 (6.5)

Where  $D_2$  and  $D_1$  stand for modified major and minor width of the trapezoid drift region.

#### 6.2.2 The Theoretical Limit for Vertical PSJ Devices

In vertical multi-layer PSJ devices, the 3-D cross-section, which consists of u-AlGaN/u-GaN multi-layers, is shown in Figure 6.3.



Figure 6.3 3-D schematic cross section of simplified vertical PSJ diode.

In the multi-layer vertical PSJ diode, a rectangle shape of electric field distribution can be realized because of the charge balance of 2DEG and 2DHG. Therefore, the expression for  $R_{(on, sp)}$  of the vertical PSJ device is shown as (6.6).

$$R_{on} \times A = \frac{1}{q\mu_{2DEG}n_{2DEG}} \times \frac{H}{L \cdot W} \times L \cdot W = \frac{H}{q\mu_{2DEG}n_{2DEG}}$$
$$= \frac{V_B}{q\mu_{2DEG}n_{2DEG}E_C}$$
(6.6)

Where *q* is the electron charge and  $\mu_{2DEG}$  is the mobility of 2DEG. *n*<sub>2DEG</sub> represents the average concentration of 2DEG. *t*<sub>n-GaN</sub> is n-GaN layer thickness. *H* is the height of the PSJ diode as well as the length of the PSJ region (*H*  $\gg$  *t*<sub>n-GaN</sub>). It is also the critical factor for device blocking capability (*H*=*V*<sub>B</sub>/*E*<sub>crit</sub>). *W* is the width of the device and *L* stands for the total thickness of u-GaN/u-AlGaN multi-layers. To minimum *R* (*on, sp*), analyzing

(6.6) and referring to a given device volume (equivalent *H*, *W* and *L*), it is evident that  $\mu_{2DEG}$  and  $n_{2DEG}$  should be maximum.

$$n_{2DEG} = \frac{\sigma_{2DEG}}{T} \tag{6.7}$$

(6.7) shows the relationship between  $n_{2DEG}$  and unit area 2DEG sheet charge density ( $\sigma_{AIGaN}$ ). The model of  $\sigma_{AIGaN}$  is consistent with the reported work [47, 48]. *T* stands for the total thickness of one u-GaN layer and one u-AlGaN layer.  $H=V_B/E_{crit}$  associate device breakdown voltage to the length of the PSJ region (*L*). Substitute (6.7) into (6.6), the expression of the trade-off between  $R_{(on,sp)}$  and  $V_B$  can be derived into (6.8).

$$R_{on} \times A = \frac{V_B \times T}{q\mu_{2DEG} E_{crit} \sigma_{2DEG}} = \frac{H}{q\mu_{2DEG} (\sigma_{2DEG}/T)}$$
(6.8)

Based on (6.9), to optimize the trade-off between  $R_{(on, sp)}$  and  $V_B$  is to the minimum  $R_{(on, sp)}$ , simultaneously, remaining the device blocking capability ( $V_B$ ). L is given a fixed value in the derivation and proportion to  $V_B$ . As shown in (6.9), the critical element to reduce  $R_{(on, sp)}$  is to increase  $n_{2DEG}$  ( $\sigma_{2DEG}/T$ ). Besides, a multi-layer PSJ device needs the charge balance to realize the 'box' shape electric field distribution. The sheet density of each 2DEG and 2DHG layer is equivalent. Therefore, all u-GaN layer thickness should be identical and is defined as  $t_{GaN}$  as well as all u-AlGaN layer thickness is  $t_{AlGaN}$ . The number of u-GaN/u-AlGaN multi-layers is n. Figure 6.4 shows the sectional band diagram of the multi-layer structure in a PSJ device.



Figure 6.4 Schematic band diagrams of u-GaN/u-AlGaN Multi-layer PSJ heterostructure.

To obtain the expression for  $\sigma_{2DEG}$ , use the same methods in 5.2.1, according to 'Gauss' law at each interface of u-AlGaN/u-GaN and u-GaN/u-AlGaN [71, 72]. In consequence, the final solution for  $n_{2DEG}$  is shown in (6.9).

$$n_{2DEG} = \frac{\sigma_{2DEG}}{T} = \frac{\sigma_{AIN} - \left(\frac{34.8\varepsilon_0}{T}\right) \cdot \frac{E_G}{e}}{eT}$$
(6.9)

In the derivation, the PSJ length is defined as  $20\mu$ m as well as the SJ pillar length. Substitute the solution in (6.9) into (6.8) and varies u-GaN thickness (*T*/2) to obtain the minimum *R* (*on*, *sp*).

In the numerical simulation, physics-based solutions for the sheet density of 2DEG and 2DHG are achieved in Silvaco by using models, such as spontaneous polarization (POLAR), piezoelectric polarization (CALC.STRAIN), Shockley–Read–Hall recombination using concentration-dependent lifetimes (CONSRH), and recombination accounting for high-level injection effects (AUGER) to obtain reliable results. The models used in the simulation are based on default parameters for comparison [52]. When increasing the number of AlN (AlGaN)/GaN multi-layer in the practical fabrication of the device, the difficulty will increase. In order to estimate the theoretical limit of the PSJ device in the ideal situation, all parameters in the simulation are idealized. In the perfect case, the contact resistance is approaching zero. In the

theoretical limit calculation of  $R_{(on, sp)}$ , the contact resistance of anode and cathode electrodes can be ignored. In GaN SJ calculation, the mobility model is based on Caughey–Thomas mobility model as shown in (6.10) [87].

$$\mu_i(N) = \mu_{min,i} + \frac{\mu_{max,i} - \mu_{min,i}}{1 + \left(\frac{N}{N_{g,i}}\right)^{\gamma_i}}$$
(6.10)

Where *i* stands for n-type or p-type carriers and *N* represents doping concentration.  $\mu_{min, i}, \mu_{max, i}, N_{g, i}$  and  $\gamma_i$  are default parameters in the model as shown in Table 6.1 [87].

| Carriers<br>Type | μ(min,i) | μ(max,i) | N(g,i)             | γi  |
|------------------|----------|----------|--------------------|-----|
| n                | 55       | 1000     | 2×10 <sup>17</sup> | 1.0 |
| р                | 3        | 170      | 3×10 <sup>17</sup> | 2.0 |

Table 6.1 Parameters for GaN in the Mobility Model.

In vertical PSJ devices, the mobility is assumed as 1000cm<sup>2</sup>/Vs in both calculation and simulation because it reduces with the increase of carrier concentration [28, 91].



Figure 6.5 Vertical SJ and PSJ devices calculated and simulated  $R_{(on,sp)}$  vs  $t_{GaN}$ .

As shown in Figure 6.5, the minimum value of  $R_{(on, sp)}$  in the vertical SJ device is obtained when n-GaN (p-GaN) thickness is 0.08µm. The comparison results show that, in the vertical PSJ devices, when u-GaN and u-AlGaN thickness is 11nm, the value of  $R_{(on, sp)}$  is minimum.

As an improvement has been made in the growth/over-growth of high-aspect-ratio GaN-based nano-columns on polar/non-polar bulk GaN substrates [76, 77, 97], a highly innovative solution for fabricating vertical multi-layer PSJ Diode, as shown in Figure 6.3, can be potentially realized.

The cross-section of the simulated diode structure is demonstrated in Figure 6.3. *L*<sub>PSJ</sub> varies from 5µm to 20µm. The simulated results of *I*<sub>AC</sub>-*V*<sub>AC</sub> for multi-layer PSJ diodes with 12nm u-AlGaN and 12nm u-GaN is shown in Figure 6.6. It shows that relatively high on-state current density can be achieved by vertical multi-channel PSJ devices.



Figure 6.6 Output characteristics of the simulated multi-layer ideal PSJ diode with 12nm AlGaN and GaN.

# 6.3 Blocking Capability for Ideal Vertical PSJ devices

Figure 6.7 is the comparison among calculated, simulated and measured BV when  $L_{PSJ}$  increases from 5µm to 20µm.



Figure 6.7 BV calculated, simulated and measured output characteristics of PSJ devices when shifting  $L_{PSJ}$  from 5µm to 20µm at  $V_g$ =-15V.

As shown in Figure 6.7, the experimental BV is lower than calculated and simulated results. This is because an average breakdown electric field strength is between 1-1.5MV/cm in practical devices. The average BV electric field strength is increased with the improvement in the quality of the materials and further optimizing the charge balance in the PSJ region. When estimating and calculating the theoretical limit of the PSJ device, the critical value of electric field strength is theoretically considered as 3.3MV/cm [99].



| 1 | -) |
|---|----|
|   | aт |
| • | u, |



# Figure 6.8 Schematic cross section and simplified electric field distribution of (a) possible depletion mode 1 (b) possible depletion mode 2.

As demonstrated in Figure 6.8, different depletion modes correspond with distinct boundaries, considering the possibility of varying depletion ways in multi-layer PSJ devices. In mode 1, the left and right boundary materials are i-GaN, as shown in Figure 6.8(a). In mode two, the left and right boundary materials are i-AlGaN, as presented in Figure 6.8(b).



Figure 6.9 R (on, sp)-BV trade-off for conventional GaN, Lateral PSJ and Vertical PSJ GaN devices.

Combined the calculated prediction with simulated results, the theoretical limit tradeoff between BV and  $R_{(on, sp)}$  of SJ and PSJ devices is shown in Figure 6.9. Theoretical limit  $R_{(on, sp)}$  PSJ devices are several orders of magnitude lower than SJ devices with the same blocking capability as demonstrated in Figure 6.9 and Table 6.2.

|          | Theoretical limit <i>R</i> <sub>on</sub> <i>A</i> of |                | Theoretical limit R <sub>on</sub> A of |                |
|----------|------------------------------------------------------|----------------|----------------------------------------|----------------|
| Carriers | lateral PSJ devices                                  |                | vertical devices                       |                |
| Туре     | $(m\Omega \cdot cm^2)$                               |                | $(m\Omega \cdot cm^2)$                 |                |
| 51       | 1 multi- layer                                       | 2 multi-layers | 1 multi- layer                         | 2 multi-layers |
|          | PSJ                                                  | PSJ            | PSJ                                    | PSJ            |

| 5  | $4.84 \times 10^{-2}$ | $1.61 \times 10^{-2}$ | $3.13 \times 10^{-3}$   | $2.13 \times 10^{-4}$ |
|----|-----------------------|-----------------------|-------------------------|-----------------------|
| 10 | $1.94 \times 10^{-1}$ | $6.46 \times 10^{-2}$ | $6.26 \times 10^{-3}$   | $4.26 \times 10^{-4}$ |
| 15 | $4.36 \times 10^{-1}$ | $1.45 \times 10^{-1}$ | 9.39 × 10 <sup>-3</sup> | $6.39 \times 10^{-4}$ |
| 20 | $7.75 \times 10^{-1}$ | $2.58 \times 10^{-1}$ | $1.25 \times 10^{-2}$   | $8.52 \times 10^{-4}$ |

Table 6.2 Theoretical limit *R* (on, sp) comparison between SJ and PSJ device.

Whether by calculation, simulation, or measurement,  $R_{(on, sp)}$  shows the upward trend when SJ and PSJ devices blocking capability increases. The multi-channel PSJ technology offers the potential of breaking the material limit but also can reduce  $R_{(on, sp)}$  to 10<sup>-6</sup>m $\Omega$ ·cm<sup>2</sup> level. In high voltage power applications, vertical PSJ devices present superiority in reducing  $R_{(on, sp)}$ .

#### 6.4 Scalable Vertical GaN-based PSJ FETs

Polarization Super Junction (PSJ) technology breaks the trade-off between areaspecific on-resistance ( $R_{(on, sp)}$ ) and breakdown voltage in lateral formats [45, 50]. However, in most lateral GaN transistors, threshold voltage could not be increased to a high enough level (except through the cascade approach) to satisfy the requirement of automotive applications [100]. For high-frequency applications, dynamic onresistance in lateral GaN devices can degrade device/system efficiency due to increased conduction losses [101]. Besides, most lateral GaN devices are not as areaefficient as vertical GaN transistors since sufficient length between the gate and drain electrodes is necessary to achieve high blocking capability [102].

In vertical GaN MOSFET technology, p-type GaN is usually doped by magnesium (Mg) and the percentage activation of this impurity rarely exceeds 1%. Moreover, high voltage GaN MOSFET structures' fabrication and performance depend on p-GaN

doping techniques [96, 103]. Compared with most the lateral MOSFET devices, vertical GaN e-mode MOSFET could achieve the requirement of reducing the chip area, simultaneously supporting relatively high breakdown voltage and realizing the device usually is off. The vertical design could reduce  $R_{(on, sp)}$  and chip area before 2DEG is introduced to MOSFET [104]. Substantial length between gate and drain electrode is necessary for meeting high blocking voltage demands. Therefore, most lateral GaN devices in power density and chip size are less efficient than vertical GaN transistors [102, 105-110].



Figure 6.10 Schematic cross-section of a fabricated 1.6kV trench MOSFET [102].

As demonstrated in Figure 6.10, this vertical GaN-based trench MOSFET built on a free-standing GaN substrate could attain 1.6kV blocking voltage. FP edge termination is used to suppress the potential crowding at the edge of the p-n junction, contributing to high breakdown voltage. The concentration of Si-doped n<sup>+</sup>-GaN and n<sup>-</sup>-GaN are  $3\times10^{18}$ cm<sup>-3</sup> and  $8\times10^{15}$ cm<sup>-3</sup>, respectively. Mg doped P-GaN with the concentration of  $4\times10^{18}$ cm<sup>-3</sup>. In this fabricated MOSFET, the mesa area is  $150\times300\mu$ m<sup>2</sup> with a measured operation threshold voltage of 7V. The estimated value of  $R_{(on, sp)}$  is 12.1m $\Omega$ ·cm<sup>2</sup>, although it can be decreased by reducing the level of blocking voltage since the trade-off between area-specific on-resistance and breakdown voltage, which was still more significant than that in PSJ-HFET (approximate 0.5m $\Omega$ ·cm<sup>2</sup> with 1200V breakdown voltage). There is still potential exists in optimise this MOSFET structure. For example,

threshold voltage could be managed by gate oxide layer material (HfO<sub>2</sub>), on-state resistance and current density could be reduced by depositing the AIN layer after the trench gate etch process. As demonstrated in Table 6.3, it is essential to develop devices technology which combines all advantages of lateral PSJ devices, vertical PSJ devices and vertical GaN-based MOSFET.

| Device              | Advantages                                                                                                       | Disadvantages                                                         |
|---------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Lateral PSJ Device  | Low <i>R</i> <sub>(on,sp)</sub><br>No need of intentional<br>doping                                              | One more layer for negative polarization.                             |
| Vertical PSJ Device | Very Low <i>R</i> <sub>(on,sp)</sub><br>No need of intentional<br>doping                                         | Very narrow charge<br>compensating layers;<br>Processing too complex. |
| Vertical GaN MOSFET | High BV<br>Small device area<br>No current collapse<br>High threshold voltage<br>Simpler gate drive<br>circuitry | High R <sub>(on,sp)</sub><br>P-type doping                            |

Table 6.3 Comparison between GaN-based Vertical MOSFET and PSJ Devices.

The innovative idea is to expand the PSJ concept to Scalable Vertical (SV) GaN FETs to overcome such technical limitations.

### 6.5 Scalable Vertical GaN-based PSJ FETs Structure

Silvaco TCAD is used for 2D device simulation of SV- GaN FETs. The models adopted for simulating I-V characteristics include POLAR (spontaneous polarization) and CALC.STRAIN (piezoelectric polarization) and FLDMOB (field-dependent mobility).



Figure 6.11 Multi polarization channel vertical GaN device cross-section.

Figure 6.11 shows a simplified SV- GaN FET with 10nm-Al<sub>0.05</sub>Ga<sub>0.95</sub>N/5nm-GaN/10nm-Al<sub>0.05</sub>Ga<sub>0.95</sub>N/5nm-GaN channel. There are two 2DEG layers: the upper layer is connected to the source electrode while bottom 2DEG layer is connected to drain electrode. 2DHG presence in multi-layers is regarded as the channel with the function of realized normally off and controlled threshold voltage. 2DEG and 2DHG sheet carrier density can be controlled by adjusting AlGaN layer thickness and Al mole fraction. As the 2DHG depends upon growth conditions, p-type doping activation issues can be overcome. The Mg-doped layer is only used to reduce the short-channel effects, as the 2DHG layer is too thin.

#### 6.6 Scalable Vertical GaN-based PSJ FETs Simulation

The channel design of multi-layer stacks utilizes a charge compensation concept between the adjacent 2DEG and 2DHG layers to support voltage. The applied voltage is dropped across the stack as well as the Si-doped GaN drift region. BV can be scaled by increasing the number of multi-layer stacks or optimizing the thicknesses of the stacks. In trench gate vertical devices, corner design is an important issue that affects operation reliability. In this work, reported data of measured critical electric field strength of ~ 4MV/cm(23MV/cm) for HfO<sub>2</sub>(SiO<sub>2</sub>) and 3.3MV/cm for Si-GaN is used as the reference values and U-shaped design is considered for the gate geometry to suppress corner effects [111, 112].



Figure 6.12 Gate corner electric field distributions: simulated results vs. measurement material critical electric field [111, 112].

Figure 6.12 shows that an SV- GaN FET device with 0.5µm Si-GaN drift region is simulated at 100V drain voltage, the peak electric field is the only 2/3<sup>rd</sup> of the reference value. Moreover, other techniques such as p-GaN underneath the gate can further electrically shield the gate corners. As shown in Figure 6.13, an Mg-doped GaN region


applied beneath the trench gate can further suppress the electric field crowding at the corner of the gate.



Figure 6.14(a) shows the *I*<sub>*d*</sub>-*V*<sub>*d*</sub> characteristics as a function of gate voltage.









Figure 6.14 Simulated (a) 160nm channel *I*<sub>d</sub>-*V*<sub>d</sub> characteristics.

(b) Transfer I-V characteristics. (c) Channel length vs BV and  $V_{\rm th}.$ 

With the increasing number of multi-polarization junction stacks, device blocking capability can be improved without any significant increase in  $V_{th}$ , as shown in Figure 6.14(c).



Figure 6.15 Area-specific on-resistance vs. Breakdown trend in GaN and SiC; for reference vertical GaN PSJ technology [76] is shown as well as the predicted trend of SV-GaN FET.

In Figure 6.15, for comparison, 4H-SiC and GaN material theoretical limits are demonstrated as well as conventional GaN HEMT with 1µm channel length [76]. The calculation results show a performance beyond the material limit by assuming ideal channel mobility of **250cm<sup>2</sup>/Vs [105]**. The simulation results for SV-GaN FETs predict significantly superior performance to conventional lateral GaN HEMT, albeit practical carrier mobility is utilized for calibration.

| Devices          | Type of<br>Devices | I(on, max)<br>(mA/mm) | $R_{(on, sp)}$<br>(m $\Omega \cdot cm^2$ ) | Vth  | BV |
|------------------|--------------------|-----------------------|--------------------------------------------|------|----|
| GaN pFETs ([86]) | Normally-          | 66                    | 1.29                                       | -0.6 | 42 |
|                  | off                |                       |                                            |      |    |

| SV   | GaN-based | Normally- | 325      | (at | 0.0073 | 3.6 (can be | 70 |
|------|-----------|-----------|----------|-----|--------|-------------|----|
| FETs | i         | off       | Vg=6V    |     |        | controlled) |    |
|      |           |           | $V_d=1V$ | )   |        |             |    |

Table 6.4 Detailed comparison of DC performance between normally-off GaN pFETs and SV GaN-<br/>based PSJ FETs [86].

Table 6.4 compares device performance between the reported fabricated normally-off GaN pFETs [86] and SV GaN-based PSJ FETs. SV GaN-based PSJ FETs not only show a better trade-off between  $R_{(on, sp)}$  and device breakdown voltage (lower  $R_{(on, sp)}$  with higher BV) but also have the controllability on the Vth through various methods (Mg doping concentration, multi-layer thickness and the material of oxide layer). Therefore, vertical GaN devices based on the PSJ concept will be a promising candidate for the next generation of power electronics.

## 6.7 Summary

The theoretical limit  $R_{(on, sp)}$  of vertical multi-layer PSJ devices are achieved when the structure is with 11*nm* u-AlN (AlGaN) and 11nm u-GaN multi-layer structures. For SJ devices, when the pillar width (p-GaN or n-GaN thickness) is 0.08µm, they reach the theoretical limit. The trade-off between *BV* and  $R_{(on, sp)}$  in conventional lateral PSJ technology can theoretically break the GaN material limit. The vertical multi-layer PSJ technology can further potentially reduce  $R_{(on, sp)}$  to  $10^{-6}$ m $\Omega$ ·cm<sup>2</sup> based on calculated and simulated results in this chapter. In addition, in high voltage applications, multi-layer PSJ technology also presents nearly two orders of magnitude lower  $R_{(on, sp)}$  compared with conventional SJ and PSJ technology under the same device blocking capability. In conclusion, comprehensive analysis results prove the enormous potential of vertical multi-layer PSJ technology.

A novel vertical GaN MOSFET technology, which can be scaled and suitable for low voltage applications, is also presented in this chapter. A 100V device can potentially achieve an  $R_{(on, sp)}$  lower than  $10^{-2}$ m $\Omega \cdot$ cm<sup>2</sup>, as shown in this work. The device can be

easily scaled, and the specific on-state resistance can be further optimized with more refined design rules. Based on the results presented, the multi-polarization channel vertical GaN device are predicted to offer immense potential in power electronic systems and high-frequency integrated applications.

## **Chapter 7 CONCLUSIONS AND FUTURE WORK**

### 7.1 Conclusions

With substantial improvement in device technology, GaN-based Polarization Superjunction (PSJ) technology will be possible through extensive academic and industrial research, becoming a significant role in next-generation power converters.

To develop PSJ technology, as the preparation, the detailed fabrication process is introduced based on the performance of fabricated high voltage GaN-based OG and SG PSJ HFET on Sapphire substrates. Electrical characterization from the experiment of forwarding characteristics, reverse characteristics, and detailed Capacitance Voltage (CV) measurements have been performed and discussed. Fabricated OG and PSJ HFETs with the PSJ region length of 20  $\mu$ m present low on-set voltage and high reverse blocking voltage (*V*<sub>B</sub>) of ~ 2200V and *R* (*on, sp*) can be reduced to 10mΩ·cm<sup>2</sup>.

This thesis also establishes the foundation of PSJ theory through the analytical models, numerical modes and experiment results. Precise physics-based PSJ HFET models remain valid at different temperatures. The accurate analytical models can promote an understanding of the mechanism of PSJ HFETs. They can also effectively assist in predicting the performance of PSJ devices precisely. Based on these models and analysis results, developing the PSJ concept to the multi-channel PSJ technology level shows a feasible way to break the theoretical limit of power semiconductor devices.

A brief discussion about the development of PSJ technology on lateral and vertical multi-channel concepts, which can significantly improve performance, is presented. The theoretical limit of multi-channel PSJ technology is investigated. Simulated results show that the charge is invariably balanced between the 2DEG and 2DHG layer when altering the Al more fraction in the AlGaN layer. Both calculated and simulated results show that 2DEG (2DHG) is independent in different channels. Changing the Al composition and thickness of the AlGaN layer cannot impact 2DEG (2DHG) sheet

density in other channels. The trade-off between *BV* and *R* (*on, sp*) in lateral and vertical multi-channel PSJ technology can potentially break the GaN material limit. In addition, low-voltage applications, especially lateral multi-channel PSJ technology, can potentially realize more than two orders of magnitude lower than) compared conventional, single-channel PSJ devices under the same device blocking capability. The proposed multi-channel engineering is an effective and viable solution to realize ultra-highly efficient GaN-based power semiconductor devices.

Finally, a novel vertical multi-polarization channel GaN MOSFET, which can be scaled and suitable for low voltage applications, terms SV GaN FET, is proposed. This work shows that a 100V device can achieve an  $R_{(on, sp)}$  lower than  $10^{-2}m\Omega \cdot cm^2$ . The device can be easily scaled, and the specific on-state resistance can be further optimized with more refined design rules. Based on the results presented, the multipolarization channel vertical GaN device is predicted to offer immense potential in power electronic systems and high-frequency integrated applications.

Multi-channel PSJ transistors show great potential in high-power and high-voltage applications. A deep comprehension on the mechanism of the multi-channel PSJ concept will contribute to the development of the power electronic industry.

### 7.2 Future Work

The GaN-based PSJ and multi-channel PSJ engineering have the potential to push the device performance limits beyond the GaN material limit. The research work based on developing next-generation GaN-based multi-channel PSJ devices can be regarded as the basis for future investigations. The potential future work can be summarised in the following aspects.

#### Design of Multi-channel PSJ Devices and SV GaN FET

Current PSJ devices are mainly based on multi-finger layout designs, strongly dependent on the metallization flatness and the insulator layer quality in designing

large-area devices. The finger resistance is also essential to the manufactured performance of devices. Other types of layout designs also show the advantages in different aspects, such as serpentine can remove the overlap region, checkboard and hexagon can reduce the resistance between the active area to the Pad. The type of layout should not be restricted to a simple way. Diversified layout patterns can be applied in the design of devices.

#### Implementation of Fabricating Multi-channel PSJ Devices and SV GaN FET

With the development of wafer growth technology such as MOCVD, multi-layer wafers will be more accessible. The required type of wafer for fabricating both lateral and vertical multi-channel PSJ can be implemented. The fabrication process also needs to be optimized, especially the controllability of the etching process. It is crucial to have a precise etch depth.

#### Performance of Multi-channel PSJ Devices and SV GaN FET

- a) The phenomenon of current collapse is a severe shortcoming in GaN HEMT technology. Therefore, investigating the current collapse in multi-channel PSJ devices is exceptionally essential.
- b) Temperature-dependent on on-state characteristics, off-state leakage, breakdown performance and device Capacitance in multi-channel PSJ devices need to be investigated. This will pave the way forward to evaluating these devices' high-temperature operation capability.
- c) Dynamic performance through switching measurements. The main applications of GaN-based devices are in high-frequency switching. Hence, extensive evaluation of resistive and inductive switching performance will be necessary.

#### Improvement of Multi-channel PSJ Devices and SV GaN FET

There are also some limitations in multi-channel PSJ devices, which need to improve. At the edge of the device active region, the leakage is more significant than in conventional lateral devices and with the increasing device thickness, the controllability from the gate also needs to be enhanced and optimized.

In summary, GaN-based multi-channel PSJ devices are expected to play an essential role in the next generation of power semiconductor devices.

# **APPENDIX-1: LIST OF PUBLICATIONS**

1. V. Unni, H. Y. Long, H. Yan, A. Nakajima, H. Kawai, and E. M. Sankara Narayanan, "Analysis of drain current saturation behaviour in GaN polarisation super junction HFETs," *IET Power Electronics*, vol. 11, no. 14, pp. 2198-2203, 2018, doi: 10.1049/iet-pel.2018.5583.

2. Y. Du, H. Yan *et al.*, "Investigation on Shift in Threshold Voltages of 1.2 kV GaN Polarization Superjunction (PSJ) HFETs," *IEEE Transactions on Electron Devices*, vol. 70, no. 1, pp. 178-184, 2023, doi: 10.1109/ted.2022.3225695.

3. H. Yan and E. M. S. Narayanan, "Scalable Vertical GaN FETs (SV- GaN FETs) for Low Voltage Applications," presented at the ISPS'21 Proceedings, 2021.

4. H. Yan, Y. Du, P. Luo, X. Tan, and E. M. S. Narayanan, "Analytical Modeling of Sheet Carrier Density and on-Resistance in Polarization Super-Junction HFETs," *IEEE Transactions on Electron Devices*, doi: 10.1109/TED.2021.3115091.

# **APPENDIX-2: LIST OF FIGURES**

| Figure 1.1 Power semiconductor devices and applications [5]2                                            |
|---------------------------------------------------------------------------------------------------------|
| Figure 1.2 Theoretical and reported area-specific on-state resistance vs breakdown                      |
| voltage6                                                                                                |
| Figure 2.1 Gallium nitride wurtzite structure [26]9                                                     |
| Figure 2.2 Schematics of wurtzite Gallium face Gallium Nitride and Nitride face                         |
| Gallium Nitride crystal structure with a spontaneous polarization ( $P_{SP}$ ) [29]10                   |
| Figure 2.3 Wurtzite Gallium Nitride crystal structure [30]11                                            |
| Figure 2.4 Schematic Galium Nitride crystal structure of the unit cell [27]12                           |
| Figure 2.5 3D layout of a Gallium Nitride tetrahedron with Ga/N face when in the                        |
| tensile strain [32]                                                                                     |
| Figure 2.6 3D configuration of a Gallium Nitride tetrahedron with Ga/N face when in                     |
| the compressive strain [32]14                                                                           |
| Figure 2.7 Band diagram of a conventional AlGaN–GaN HEMT illustrates the 2DEG                           |
| quantum well channel [25]16                                                                             |
| Figure 2.8 Polarization induced sheet charge density and directions of the                              |
| spontaneous and piezoelectric polarization [28]18                                                       |
| Figure 2.9 2DEG sheet charge density vs AlGaN barrier width [38]20                                      |
| Figure 2.10 2DEG sheet charge density in the Al <sub>x</sub> Ga <sub>1-x</sub> N/GaN hetero-junction vs |
| AlGaN composition x [38]21                                                                              |
| Figure 2.11 2DEG sheet charge density in the Al <sub>x</sub> Ga <sub>1-x</sub> N/GaN hetero-junction vs |
| mobility [28]22                                                                                         |
| Figure 2.12 Band diagrams of three heterostructures: (a) AlGaN/GaN hetero-junction,                     |
| (b) GaN/AlGaN/GaN heterojunction with the thin GaN cap layer, and (c)                                   |
| GaN/AlGaN/GaN with heterojunction sufficiently thick GaN cap layer [39]23                               |
| Figure 2.13 The GaN cap layer thickness vs sheet carrier density and Hall mobility of                   |
| a GaN/AlGaN/GaN heterojunction structure with a fixed AlGaN layer thickness of 20                       |
| nm [39]24                                                                                               |

| Figure 2.14 Schematic cross-section of the conventional AlGaN/GaN HEMT [25]25                          |
|--------------------------------------------------------------------------------------------------------|
| Figure 2.15 Energy band diagram for varying Gate Voltage (V <sub>G</sub> ) (a) $V_G > 0$ (b) $V_G < 0$ |
| (c) $V_G < V_T$ [40]26                                                                                 |
| Figure 2.16 Cross-section of the conventional HFET in (a) forward conduction (b) OFF-                  |
| state [41]29                                                                                           |
| Figure 2.17 Cross-sectional structure of GaN-based HFET with field plate structure                     |
| (FP-HEMT) and electric field distribution along with the interface of the AlGaN layer                  |
| with field plate (solid line) and without field plate (dashed line) [42]                               |
| Figure 2.18 Schematic of field plate engineering applied on AlGaN/GaN HFET [44].                       |
|                                                                                                        |
| Figure 2.19 Device cross-section and electric field distributions when devices are                     |
| nearly breakdown (a) conventional SBD and (b) SJ diode [45]                                            |
| Figure 2.20 (a) Schematic device structure of PJ diode (b) polarization charge of 2DEG                 |
| and 2DHG (c) AlGaN/GaN/AlGaN structure band diagram [45]                                               |
| Figure 2.21 (a) p-GaN/u-GaN/AlGaN/u-GaN layers specification and (b)                                   |
| corresponding band diagram [47]35                                                                      |
| Figure 2.22 Schematics of (a) Conventional GaN-based HFET with FP technology, (b)                      |
| GaN-based PSJ HFET cross-section with the simplified electric field distribution when                  |
| the device is under off-state conditions [46]                                                          |
| Figure 2.23 Micrograph and simplified cross-sectional schematic of (a) Conventional                    |
| HFET (b) PSJ HFET                                                                                      |
| Figure 2.24 Measured characteristics of (a) transfer I-V characteristics at room                       |
| temperature and V <sub>Ds</sub> =10V and (b) derived transconductance from (a)                         |
| Figure 2.25 Measured output characteristics of PSJ HFET at T <sub>J</sub> =300K and 375K. and          |
| Vg=1V                                                                                                  |
| Figure 2.26 (a) Energy Band Diagram (b) Carrier concentration40                                        |
| Figure 2.27 Simulated (a) transfer I-V characteristics (b) Transconductance40                          |
| Figure 2.28 Simulated output characteristics of (a) conventional HFET and (b) PSJ                      |
| HFET at V <sub>G</sub> =1V                                                                             |

| Figure 2.29 Simulated temperature dependence of the saturation currents of                                                    |
|-------------------------------------------------------------------------------------------------------------------------------|
| conventional and PSJ HFET structures at $V_{DS}$ =8V and $V_{GS}$ =1V42                                                       |
| Figure 2.30 Simulated breakdown characteristics of conventional with Field Plate, and                                         |
| PSJ HFET structures at V <sub>Gs</sub> =-5V43                                                                                 |
| Figure 2.31 Typical off-state characteristics of conventional and PSJ HFETs at Vgs = -                                        |
| 10 V [41]44                                                                                                                   |
| Figure 3.1 Schematic cross section and simplified electric field distribution of lateral                                      |
| PSJ structure                                                                                                                 |
| Figure 3.2 Schematic cross-section of the Hybrid PSJ Diode (Designed in Sheffield).49                                         |
| Figure 3.3 Simulated Hybrid PSJ Diodes characteristics of (a) $I_{ac}-V_{ac}$ (b) reversed $I_{ca}-V_{ca}$ .                  |
|                                                                                                                               |
| Figure 3.4 Schematics and circuit model of device cross-section for calculating $R_{(on, sp)}$                                |
| (a) Ohmic Gate PSJ HFETs (b) Schottky Gate PSJ HFETs                                                                          |
| Figure 3.5 Simulated output <i>I</i> <sub>d</sub> - <i>V</i> <sub>d</sub> characteristics of the (a) Ohmic Gate PSJ HFETs (b) |
|                                                                                                                               |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_g$ = 0V                                                                                         |
| Schottky Gate PSJ HFETs at $V_g$ = 0V                                                                                         |
| Schottky Gate PSJ HFETs at $V_g$ = 0V                                                                                         |
| Schottky Gate PSJ HFETs at $V_g$ = 0V                                                                                         |
| Schottky Gate PSJ HFETs at $V_g$ = 0V                                                                                         |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_s = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_g = 0V$                                                                                         |
| Schottky Gate PSJ HFETs at $V_s = 0V$                                                                                         |

| Figure 3.13 Large area Process flow (Fabricated in Sheffield) (a) Starting material (b)                      |
|--------------------------------------------------------------------------------------------------------------|
| Alignment mark (c) Device isolation and Pad insulation (d) Mesa formation (e)                                |
| Drain/Source contact (f) Base contact (g) Gate contact (h) Via (Gate isolation) (i) Second                   |
| metal65                                                                                                      |
| Figure 3.14 Schematic of the final device (cross-section and layout (Fabricated in                           |
| Sheffield))66                                                                                                |
| Figure 3.15 (a) Alignment Sequence (b) Feature size of OG PSJ basic cell (c) SG PSJ                          |
| basic cell                                                                                                   |
| Figure 3.16 Mask Alignment70                                                                                 |
| Figure 3.17 Mask layout for test (a) OG PSJ HFETs (b) SG PSJ HFETs71                                         |
| Figure 3.18 TLM structures72                                                                                 |
| Figure 3.19 Final photomask layouts72                                                                        |
| Figure 3.20 Layouts (a) Photomask N1 (b) Photomask N273                                                      |
| Figure 3.21 Specification of Sapphire substrate GaN PSJ wafer74                                              |
| Figure 3.22 Dicing plan of Sapphire substrate GaN PSJ wafer                                                  |
| Figure 3.23 (a) Alignment mark after ICP etching process (b) Detak measured etching                          |
| results                                                                                                      |
| Figure 3.24 (a) Device isolation etch (b) Mesa etch80                                                        |
| Figure 3.25 ICP etch recipe for different materials81                                                        |
| Figure 3.26 PECVD growth recipe for different material                                                       |
| Figure 3.27 Devices after N type metallization                                                               |
| Figure 3.28 n contact RTA with condition of 850 $^\circ$ C in N <sub>2</sub> for 1 min85                     |
| Figure 3.29 (a) n contact TLM Patterns (b) I-V measurements                                                  |
| Figure 3.30 p contact RTA with condition of 500 °C in Air (O <sub>2</sub> 20% and N <sub>2</sub> 80%) for 10 |
| min                                                                                                          |
| Figure 3.31 (a) TLM designs for p contact (b) I-V measurements                                               |
| Figure 3.32 (a) RIE etch SiO <sub>2</sub> /SiN Recipe (b) Post etch surface profilometry results of          |
| Via                                                                                                          |
| Figure 3.33 (a) Device test structures (PSJ FETs) (b) Large area PSJ FET90                                   |

| Figure 3.34 Fabricated p-GaN Sample90                                                                |
|------------------------------------------------------------------------------------------------------|
| Figure 3.35 Top view photograph of Powdec KK 8A PSJ Diodes                                           |
| Figure 3.36 Measured 8A Hybrid PSJ Diodes ( <i>Lpsj</i> =20µm) characteristics of (a) <i>Iac-Vac</i> |
| with different temperature (b) reversed <i>I</i> <sub>ca</sub> - <i>V</i> <sub>ca</sub>              |
| Figure 3.37 Small-signal capacitance measured at 250 kHz for a Hybrid PSJ Diode                      |
| ( <i>L</i> <sub>PSJ</sub> =20μm)94                                                                   |
| Figure 3.38 Practical Ohmic Gate PSJ HFETs of (a) top-view (b) cross section95                       |
| Figure 3.39 Measured output $I_d$ - $V_d$ characteristics (a) with different gate voltage (b)        |
| with different $L_{PSJ}$ at $V_g = 0V$                                                               |
| Figure 3.40 Measured output (a) $I_d$ - $V_g$ characteristics of Ohmic Gate PSJ HFETs (b)            |
| temperature dependent output $I_d$ - $V_d$ characteristics of Ohmic Gate PSJ HFETs at $V_g$ =        |
| <i>0V</i> 96                                                                                         |
| Figure 3.41 Measured off-state $I_d$ - $V_d$ characteristics of Ohmic Gate PSJ HFETs at $V_g$ = -    |
| 15V97                                                                                                |
| Figure 3.42 Fabricated Schottky Gate PSJ HFETs of (a) microscopical view (b) cross-                  |
| section of SG PSJ HFET97                                                                             |
| Figure 3.43 Measured output $I_d$ - $V_d$ characteristics (a) with different gate voltage (b)        |
| with different $L_{PSJ}$ at $V_g = 0V$                                                               |
| Figure 3.44 Measured output (a) $I_d$ - $V_g$ characteristics of Schottky Gate PSJ HFETs (b)         |
| temperature dependent output $I_d$ - $V_d$ characteristics of Schottky Gate PSJ HFETs at $V_g$ =     |
| 0V                                                                                                   |
| Figure 3.45 Measured off-state $I_d$ - $V_d$ characteristics of Schottky Gate PSJ HFETs at $V_g$ =   |
| -15V                                                                                                 |
| Figure 4.1 Schematic cross-section and simplified electric field distribution of the                 |
| Ohmic Gate (OG) PSJ HFET102                                                                          |
| Figure 4.2 Band diagram of p-GaN/u-GaN-2/AlGaN/u-GaN-1 heterostructure103                            |
| Figure 4.3 Reported results vs. calculated results of Ns and Ps as AlGaN thickness                   |
| varies from 0 to 100nm. The solid black line is the reported $P_s$ and the solid blue line           |
| is the reported Ns. The dashed black and blue lines stand for the calculated Ps and Ns               |

| respectively. Red rhombuses are reported measured results and green stars are                              |
|------------------------------------------------------------------------------------------------------------|
| calculated results [71, 72]107                                                                             |
| Figure 4.4 Calculated and simulated predictions of $N_s$ and $P_s$ as Al mole fraction alters              |
| from 9% to 40% in the heterostructure [71, 72]108                                                          |
| Figure 4.5 Schematic cross-section and simplified electric field distribution of the OG                    |
| PSJ HFET110                                                                                                |
| Figure 4.6 Calculated, Simulated and Measured <i>Id-Vd</i> output characteristics of OG PSJ                |
| HFETs at <i>V<sub>g</sub></i> =0 <i>V</i> 112                                                              |
| Figure 4.7 Schematics and circuit model of device cross-section for calculating <i>R</i> ( <i>on, sp</i> ) |
| (a) Ohmic Gate PSJ HFET (b) Schottky Gate PSJ HFET                                                         |
| Figure 4.8 Measured Saturation current comparison of OG PSJ HFET and SG PSJ HFET.                          |
|                                                                                                            |
| Figure 4.9 Measured characteristics of $I_d$ - $V_g$ at $V_d$ =10V when shifting $L_{PSJ}$ from 5µm to     |
| 20μm (a) OG PSJ HFETs (b) SG PSJ HFETs116                                                                  |
| Figure 4.10 BV measurement output characteristics of OG PSJ HFETs and SG PSJ                               |
| HFETs when shifting $L_{PSJ}$ from 5µm to 20µm at $V_g$ =-15V117                                           |
| Figure 4.11 Temperature dependent measured characteristics of $I_d$ - $V_d$ at $V_g$ = $0V$ when           |
| <i>L</i> <sub>PSJ</sub> =15μm (a) OG PSJ HFETs (b) SG PSJ HFETs118                                         |
| Figure 4.12 Temperature dependence of measured contact resistivity ( $\rho_c$ ) from TLM                   |
| test Sample in TEG_FET119                                                                                  |
| Figure 4.13 Calculated, simulated, and measured R (on, sp) of OG PSJ HFETs at room                         |
| temperatures when $V_g=0V$                                                                                 |
| Figure 4.14 Temperature dependence of OG PSJ HFET calculated and measured R (on,                           |
| $_{sp)}$ fitting results at $V_g=0V$                                                                       |
| Figure 4.15 Calculated, simulated, and measured R (on, sp) of OG and SG PSJ HFETs at                       |
| room temperatures when $V_g=0V$                                                                            |
| Figure 5.1 Schematic cross section and simplified electric field distribution of (a)                       |
| Lateral PSJ structure and (b) Lateral multi-channel PSJ Structure                                          |

| Figure 5.2 Schematic band diagrams of u-GaN/u-AlGaN multi-channel PSJ                                                    |
|--------------------------------------------------------------------------------------------------------------------------|
| heterostructure                                                                                                          |
| Figure 5.3 3-D schematic cross section of simplified lateral multi-channel PSJ diode.                                    |
|                                                                                                                          |
| Figure 5.4 Lateral multi-channel PSJ devices calculated and ssimulated $R_{(on, sp)}$ vs $t_{GaN}$ .                     |
|                                                                                                                          |
| Figure 5.5 Lateral multi-channel PSJ diode with $t_{GaN}=11$ nm conduction current density                               |
| distribution at $V_{AC}=5V$ in simulation (a) $N=2$ (b) $N=4$ (c) $N=6$ (d) Energy band diagram                          |
| along the yellow dashed line at $V_{AC}=0V$ 136                                                                          |
| Figure 5.6 (a) IAC-VAC simulated comparison characteristics of lateral multi-channel PSJ                                 |
| diode with $t_{GaN}=11$ nm and $L_{PSJ}=20\mu m$ the multi-channel number (N) is varying from 2                          |
| to 10. (b) Dependence of R (on, sp) and total channel current on the number of multi-                                    |
| channels in lateral PSJ diode with $t_{GaN}=11$ nm137                                                                    |
| Figure 5.7 Lateral multi-channel PSJ diode with $t_{GaN}$ =11nm conduction current density                               |
| distribution at $V_{AC}=5V$ in simulation. Al mole fraction is different in each channel. 137                            |
| Figure 5.8 (a) Schematics of the lateral multi-channel structure when the number of                                      |
| the channels is four (N=4). (b) Current in different channels when altering the Al mole                                  |
| fraction from 60% to 80% in AlGaN 1 layer and Al mole fractions are 80% in AlGaN 2,                                      |
| 3 and 4. $V_{AC}=2V$ , $L_{PSJ}=20\mu m$ and $t_{GaN}=t_{AIGaN}=11$ nm                                                   |
| Figure 5.9 (a) Schematics of the lateral multi-channel structure when the number of                                      |
| the channels is four (N=4). (b) Current in different channels when altering AlGaN 1                                      |
| thickness ( <i>tAlGaN1</i> ) from 11nm to 31nm and Al mole fractions keep in 80%. <i>V</i> <sub>AC</sub> =2 <i>V</i> ,   |
| $L_{PSJ}=20\mu m \text{ and } t_{GaN}=t_{AIGaN2,3,4}=11 \text{ nm}.$ 139                                                 |
| Figure 5.10 Simulated <i>R</i> <sub>(on, sp)</sub> (a) varying Al mole fraction from 60% to 100% in AlGaN                |
| 1 layer. Al mole fraction is 80% in other AlGaN layers. (b) varying AlGaN 1 layer                                        |
| thickness form 11nm to 31nm. $L_{PSJ}=20\mu m$ , $t_{GaN}=t_{AlGaN}=11nm$ and N=4140                                     |
| Figure 5.11 <i>R</i> <sub>(on, sp)</sub> - <i>BV</i> trade-off for ideal prediction of lateral multi-channel PSJ devices |
| <i>N</i> is the number of multi-channels140                                                                              |

Figure 5.12 (a) *IAC-VAC* simulated comparison characteristics of lateral multi-channel PSJ diode with  $t_{GaN}=200$  nm,  $t_{AlGaN}=40$  nm and Al=30%. The multi-channel number (N) is varied from 2 to 10. (b) Dependence of  $R_{(on, sp)}$  on the number of multi-channels in the same lateral PSJ diode with *L*<sub>PSJ</sub>=20µm......141 Figure 5.13 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (*N*=4). (b) Current in different channels when altering the Al mole fraction from 20% to 40% in AlGaN 1 layer and Al mole fractions are 30% in AlGaN 2, Figure 5.14 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Current in different channels when altering AlGaN 1 thickness (*tAl*) from 20nm to 60nm and Al mole fractions keep in 30%. V<sub>AC</sub>=2V, Figure 5.15 Simulated *R*<sub>(on, sp)</sub> (a) varying Al mole fraction from 20% to 40% in AlGaN 1 layer. Al mole fraction is 30% in other AlGaN layers. (b) varying AlGaN 1 layer Figure 5.16 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) *I*<sub>AC</sub>-*V*<sub>AC</sub> simulated comparison characteristics when altering GaN 1 thickness (*t*<sub>GaN1</sub>) from 50nm to 200nm and Al mole fractions keep in 30%. *V*<sub>AC</sub>=2*V*, *L*<sub>PSJ</sub>=20µm, *t*<sub>AIGaN</sub>=40nm and *t*<sub>GaN</sub>=200nm......144 Figure 5.17 (a) Schematics of the lateral multi-channel structure when the number of the channels is four (N=4). (b) Vertical and (c) Lateral simulated electric field profile along x axis direction of lateral multi-channel (*N*=4) PSJ diodes plotted along the high field PSJ region (from anode to cathode), at blue dashed cutline when various reverse bias conditions from 0V to 6600V. (d) Simulated off-state Id-Vd characteristics of the lateral multi-channel PSJ Diode (N=4 Lpsj=20µm)......145 Figure 5.18 (a) The total sheet charge density of 2DEG and 2DHG when the multichannel number (N) is varying from 2 to 10. (b) BV calculated, simulated and measured output characteristics of lateral multi-channel PSJ devices when shifting L<sub>PSJ</sub> from 5 $\mu$ m to 20 $\mu$ m at  $V_g$ =-15V......146

| Figure 5.19 (a) Schematics of the lateral multi-channel structure when the number of                                      |
|---------------------------------------------------------------------------------------------------------------------------|
| the channels is four ( $N=4$ ). (b) The total sheet charge density of 2DEG and 2DHG when                                  |
| altering the Al mole fraction from 20% to 40% in AlGaN 1 layer and Al mole fractions                                      |
| are 30% in AlGaN 2, 3 and 4. $L_{PSJ}=20\mu m$ , $t_{AlGaN}=40$ nm and $t_{GaN}=200$ nm147                                |
| Figure 5.20 Schematics of the lateral multi-channel structure when the number of the                                      |
| channels is four ( $N=4$ ) and lateral electric field distribution (2000V) when altering the                              |
| Al mole fraction from 20% to 35% in AlGaN 1 layer and Al mole fractions are 30% in                                        |
| AlGaN 2, 3 and 4. $L_{PSJ}=20\mu m$ , $t_{AlGaN}=40$ nm and $t_{GaN}=200$ nm                                              |
| Figure 5.21 <i>R</i> <sub>(on, sp)</sub> - <i>BV</i> trade-off for practical design of lateral multi-channel PSJ devices. |
| <i>N</i> is the number of multi-channels149                                                                               |
| Figure 6.1 Schematic cross section and simplified electric field distribution of (a)                                      |
| conventional PSJ structure and (b) nano-scale vertical Polarisation SJ (VIP-SJ)                                           |
| structure (c) Vertical Multi-Channel PSJ Structure154                                                                     |
| Figure 6.2 3-D schematic cross section of simplified (a) vertical SJ diode with one p-                                    |
| GaN and n-GaN layer (b) vertical SJ diode with p-GaN and n-GaN multi layers156                                            |
| Figure 6.3 3-D schematic cross section of simplified vertical PSJ diode158                                                |
| Figure 6.4 Schematic band diagrams of u-GaN/u-AlGaN Multi-layer PSJ                                                       |
| heterostructure160                                                                                                        |
| Figure 6.5 Vertical SJ and PSJ devices calculated and simulated <i>R</i> ( <i>on</i> , <i>sp</i> ) vs <i>tGaN</i> .       |
|                                                                                                                           |
| Figure 6.6 Output characteristics of the simulated multi-layer ideal PSJ diode with                                       |
| 12nm AlGaN and GaN163                                                                                                     |
| Figure 6.7 BV calculated, simulated and measured output characteristics of PSJ                                            |
| devices when shifting $L_{PSJ}$ from 5µm to 20µm at $V_g$ =-15V164                                                        |
| Figure 6.8 Schematic cross section and simplified electric field distribution of (a)                                      |
| possible depletion mode 1 (b) possible depletion mode 2166                                                                |
| Figure 6.9 <i>R</i> <sub>(on, sp)</sub> - <i>BV</i> trade-off for conventional GaN, Lateral PSJ and Vertical PSJ GaN      |
| devices                                                                                                                   |
| Figure 6.10 Schematic cross-section of a fabricated 1.6kV trench MOSFET [102]168                                          |

| Figure 6.11 Multi polarization channel vertical GaN device cross-section170                           |
|-------------------------------------------------------------------------------------------------------|
| Figure 6.12 Gate corner electric field distributions: simulated results vs. measurement               |
| material critical electric field [111, 112]171                                                        |
| Figure 6.13 Gate corner electric field distributions: Si-GaN vs. Mg-GaN+Si-GaN at                     |
| V <sub>d</sub> =100V172                                                                               |
| Figure 6.14 Simulated (a) 160nm channel <i>I</i> <sub>d</sub> - <i>V</i> <sub>d</sub> characteristics |
| Figure 6.15 Area-specific on-resistance vs. Breakdown trend in GaN and SiC; for                       |
| reference vertical GaN PSJ technology [76] is shown as well as the predicted trend of                 |
| SV-GaN FET174                                                                                         |

# **APPENDIX-3: LIST OF TABLES**

| Table 1.1 Silicon and WBG semiconductors intrinsic material properties [12-14]4                |
|------------------------------------------------------------------------------------------------|
| Table 2.1 Parameters for III-V Nitride material 13                                             |
| Table 3.1 Models and Parameters used in Silvaco TCAD simulation [52]48                         |
| Table 3.2 The overall process flow for PSJ HFETs and diodes (Sapphire substrate)64             |
| Table 3.3 The alignment sequence for GaN-based PSJ HFET (on semi-insulating                    |
| Sapphire substrate)67                                                                          |
| Table 4.1 Parameters and equations used for calculation 106                                    |
| Table 4.2 Data of layer structures 109                                                         |
| Table 4.3 Each component ratio to the total Ron in analytical model                            |
| Table 5.1 Parameters for GaN in the Mobility Model                                             |
| Table 5.2 Simulation models and brief description                                              |
| Table 6.1 Parameters for GaN in the Mobility Model                                             |
| Table 6.2 Theoretical limit <i>R</i> ( <i>on, sp</i> ) comparison between SJ and PSJ device167 |
| Table 6.3 Comparison between GaN-based Vertical MOSFET and PSJ Devices169                      |
| Table 6.4 Detailed comparison of DC performance between normally-off GaN pFETs                 |
| and SV GaN-based PSJ FETs [86]175                                                              |

## **APPENDIX-4: REFERENCES**

- Size, F., Size, F. and WIRE, B. (2017). Global Wide-bandgap Power Semiconductor Devices Market - Drivers and Forecasts by Technavio. [online] Businesswire.com. Available at: <u>https://www.businesswire.com/news/home/20170607006285/en/Global-Wide-bandgap-Power-Semiconductor-Devices-Market--</u> [Accessed 30 Dec. 2017].
- Allied Market Research. (2017). Power Electronics Market by Device (Power [2] Diode, MOSFET, BJT, IGBT, and Thyristor), Type (Power IC, Power Module, and Power Discrete) and Applications (Consumer Electronics, Energy & Power, Industrial System, Inverter & UPS, Automotive) - Global Opportunity Analysis Industry 2014 2022. [online] Available and Forecasts, at: https://www.alliedmarketresearch.com/power-electronics-market [Accessed 31 Dec. 2017].
- [3] Grandviewresearch.com. (2017). Power Electronics Market Size Worth \$39.22 Billion By 2025. [online] Available at: <u>https://www.grandviewresearch.com/press-release/global-power-electronics-</u> <u>market</u> [Accessed 31 Dec. 2017].
- [4] B. J. Baliga, *Fundamentals of Power Semiconductor Devices*. Springer Publishing Company, Incorporated, 2008.
- [5] Rohm.com. 2021. ROHM's High 8V Gate Withstand Voltage Marking Technology Breakthrough for 150V GaN HEMT | ROHM Semiconductor -ROHM Co., Ltd.. [online] Available at: <<u>https://www.rohm.com/newsdetail?news-title=150v-gan-hemt&defaultGroupId=false</u>> [Accessed 20 October 2021].
- [6] M. Sweet *et al.*, "Clustered insulated gate bipolar transistor: a new power semiconductor device," *IEE Proceedings Circuits, Devices and Systems,* vol. 148, no. 2, 2001.
- [7] E. M. S. Narayanan *et al.*, "A novel, clustered insulated gate bipolar transistor for high power applications," in 23rd International Semiconductor Conference (CAS 2000), Sinaia, Romania, 2000, pp. 173-181, 2000.
- [8] H. Y. Long, N. Luther-King, M. R. Sweet, and E. M. S. Narayanan, "Numerical Evaluation of the Short-Circuit Performance of 3.3-kV CIGBT in Field-Stop Technology," *IEEE Transactions on Power Electronics*, vol. 27, no. 5, pp. 2673-2679, 2012.
- [9] T. Fujihira, "Theory of semiconductor superjunction devices," (in English), Japanese Journal of Applied Physics Part 1-Regular Papers Short Notes & Review Papers, Article vol. 36, no. 10, pp. 6254-6262, Oct 1997.
- [10] G. L. Lorenz, A. Deboy, and K. a. M. Marz, "COOLMOS(TM)-a new milestone in high voltage power MOS," presented at the 11th International Symposium on Power Semiconductor Devices and ICs, 1999.

- [11] O. Spuiber, M. M. De Souza, E. M. S. Narayanan, and S. Krishnan, "Analyses of a COOL-MOSFET," presented at the 1999 International Semiconductor Conference,
- [12] B. J. Baliga, "Semiconductors for high-voltage, vertical channel field-effect transistors," *Journal of Applied Physics*, vol. 53, no. 3, pp. 1759-1764, 1982.
- [13] H. Morkoç, S. Strite, G. B. Gao, M. E. Lin, B. Sverdlov, and M. Burns, "Largeband-gap SiC, III-V nitride, and II-VI ZnSe-based semiconductor device technologies," *Journal of Applied Physics*, vol. 76, no. 3, pp. 1363-1398, 1994.
- [14] A. Q. Huang, "New Unipolar Switching Power Device Figures of Merit," *IEEE Electron Device Letters*, vol. 25, no. 5, pp. 298-301, 2004.
- [15] E. Gurpinar and A. Castellazzi, "600 V normally-off p-gate GaN HEMT based 3-level inverter," 2017 IEEE 3rd International Future Energy Electronics Conference and ECCE Asia (IFEEC 2017 - ECCE Asia), 2017, pp. 621-626, doi: 10.1109/IFEEC.2017.7992110.
- [16] D. Han, A. Ogale, S. Li, Y. Li and B. Sarlioglu, "Efficiency characterization and thermal study of GaN based 1 kW inverter," 2014 IEEE Applied Power Electronics Conference and Exposition - APEC 2014, 2014, pp. 2344-2350, doi: 10.1109/APEC.2014.6803631.
- [17] W. Zhang et al., "Evaluation and comparison of silicon and gallium nitride power transistors in LLC resonant converter," 2012 IEEE Energy Conversion Congress and Exposition (ECCE), 2012, pp. 1362-1366, doi: 10.1109/ECCE.2012.6342657.
- [18] E. Gurpinar, A. Castellazzi, F. Iannuzzo, Y. Yang and F. Blaabjerg, "Ultra-low inductance design for a GaN HEMT based 3L-ANPC inverter," 2016 IEEE Energy Conversion Congress and Exposition (ECCE), 2016, pp. 1-8, doi: 10.1109/ECCE.2016.7855540.
- [19] T. Morita et al., "99.3% Efficiency of three-phase inverter for motor drive using GaN-based Gate Injection Transistors," 2011 Twenty-Sixth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), 2011, pp. 481-484, doi: 10.1109/APEC.2011.5744640.
- [20] A. Villarruel-Parra and A. Forsyth, "75 MHz discrete GaN based multi-level buck converter for envelope tracking applications," 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), 2019, pp. 1553-1560, doi: 10.1109/APEC.2019.8721823.
- [21] M. He, X. Zhu, Z. Zhang and X. Ren, "A 1-MHz GaN Converter with 4X Voltage Range\*," 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), 2019, pp. 2349-2355, doi: 10.1109/APEC.2019.8722186.
- [22] E. Aklimi, D. Piedra, K. Tien, T. Palacios, and K. L. Shepard, "Hybrid CMOS/GaN 40-MHz Maximum 20-V Input DC–DC Multiphase Buck Converter," *IEEE Journal of Solid-State Circuits*, vol. 52, no. 6, pp. 1618-1627, 2017.

- [23] X. Ding, Y. Zhou, and J. Cheng, "A review of gallium nitride power device and its applications in motor drive," *CES Transactions on Electrical Machines and Systems*, vol. 3, no. 1, pp. 54-64, 2019.
- [24] H. Morkoç, R. Cingolani, and B. Gil, "Polarization effects in nitride semiconductors and device structures," *Materials Research Innovations*, vol. 3, no. 2, pp. 97-106, 2016.
- [25] M. Meneghini *et al.*, "GaN-based power devices: Physics, reliability, and perspectives," *Journal of Applied Physics*, vol. 130, no. 18, 2021.
- [26] T. Zhu and R. A. Oliver, "Unintentional doping in GaN," *Physical Chemistry Chemical Physics*, vol. 14, no. 27, 2012.
- [27] O. Ambacher *et al.*, "Pyroelectric properties of Al(In)GaN/GaN hetero- and quantum well structures," *JOURNAL OF PHYSICS: CONDENSED MATTE*, pp. 3399–3434, 2002.
- [28] O. Ambacher *et al.*, "Two-dimensional electron gases induced by spontaneous and piezoelectric polarization charges in N- and Ga-face AlGaN/GaN heterostructures," *J. Appl. Phys.*, vol. 85, 1999.
- [29] S. Keller *et al.*, "Recent progress in metal-organic chemical vapor deposition of \$\left( 000\bar{1} \right)\$ N-polar group-III nitrides," *Semiconductor Science and Technology*, vol. 29, no. 11, 2014.
- [30] E. T. Yu, X. Z. Dang, P. M. Asbeck, S. S. Lau, and G. J. Sullivan, "Spontaneous and piezoelectric polarization effects in III–V nitride heterostructures," *Journal* of Vacuum Science & Technology B: Microelectronics and Nanometer Structures, vol. 17, no. 4, 1999.
- [31] F. Bernardini, V. Fiorentini, and D. Vanderbilt, "Spontaneous polarization and piezoelectric constants of III-V nitrides," *Physical Review B*, vol. 56, no. 16, pp. R10024-R10027, 10/15/ 1997.
- [32] H. Morkoc and J. Leach, *Polarization in GaN Based Heterostructures and Heterojunction Field Effect Transistiors (HFETs)* (Polarization Effects in Semiconductors). New York: Springer, 2008.
- [33] M. A. Khan, J. N. Kuznia, J. M. Van Hove, N. Pan, and J. Carter, "Observation of a two-dimensional electron gas in low pressure metalorganic chemical vapor deposited GaN-AlxGa1-xN heterojunctions," *Applied Physics Letters*, vol. 60, no. 24, pp. 3027-3029, 1992.
- [34] Y. F. Wu *et al.*, "Very high breakdown voltage and large transconductance realized on GaN heterojunction field effect transistors," *Applied Physics Letters*, vol. 69, no. 10, pp. 1438-1440, 1996.
- [35] R. Dimitrov *et al.*, "Two-dimensional electron gases in Ga-face and N-face AlGaN/GaN heterostructures grown by plasma-induced molecular beam epitaxy and metalorganic chemical vapor deposition on sapphire," *Journal of Applied Physics*, vol. 87, no. 7, pp. 3375-3380, 2000.

- [36] L. W. Wong, S. J. Cai, R. Li, K. Wang, H. W. Jiang, and M. Chen, "Magnetotransport study on the two-dimensional electron gas in AlGaN/GaN heterostructures," *Applied Physics Letters*, vol. 73, no. 10, pp. 1391-1393, 1998.
- [37] R. Gaska *et al.*, "Electron transport in AlGaN–GaN heterostructures grown on 6H–SiC substrates," *Applied Physics Letters*, vol. 72, no. 6, pp. 707-709, 1998.
- [38] I. P. Smorchkova *et al.*, "Polarization-induced charge and electron mobility in AlGaN/GaN heterostructures grown by plasma-assisted molecular-beam epitaxy," *Journal of Applied Physics*, vol. 86, no. 8, pp. 4520-4526, 1999.
- [39] S. Heikman, S. Keller, Y. Wu, J. S. Speck, S. P. DenBaars, and U. K. Mishra, "Polarization effects in AlGaN/GaN and GaN/AlGaN/GaN heterostructures," *Journal of Applied Physics*, vol. 93, no. 12, pp. 10114-10118, 2003.
- [40] D. Balaz, "Current collapse and device degradation in AlGaN/GaN heterostructure field effect transistors," Ph.D thesis, Dept. of Electronics & Electrical Engineering, Univ. of Glasgow, Glasgow, 2011.
- [41] A. Nakajima, M. H. Dhyani, E. M. S. Narayanan, Y. Sumida, and H. Kawai, "GaN Based Super HFETs over 700V Using the Polarization Junction Concept," (in English), 2011 Ieee 23rd International Symposium on Power Semiconductor Devices and Ics (Ispsd), pp. 280-283, 2011.
- [42] W. Saito *et al.*, "High breakdown voltage AlGaN-GaN power-HEMT design and high current density switching behavior," *IEEE Transactions on Electron Devices*, vol. 50, no. 12, pp. 2528-2531, 2003.
- [43] W. Saito, M. Kuraguchi, Y. Takada, K. Tsuda, I. Omura, and T. Ogura, "Design Optimization of High Breakdown Voltage AlGaN–GaN Power HEMT on an Insulating Substrate for RonA-VB Tradeoff Characteristics," *IEEE Transactions* on Electron Devices, vol. 52, no. 1, pp. 106-111, 2005.
- [44] W. Saito *et al.*, "Field-Plate Structure Dependence of Current Collapse Phenomena in High-Voltage GaN-HEMTs," *IEEE Electron Device Letters*, vol. 31, no. 7, pp. 659-661, 2010.
- [45] A. Nakajima, K. Adachi, M. Shimizu, and H. Okumura, "Improvement of unipolar power device performance using a polarization junction," *Applied Physics Letters*, vol. 89, no. 19, 2006.
- [46] V. Unni, H. Y. Long, H. Yan, A. Nakajima, H. Kawai, and E. M. Sankara Narayanan, "Analysis of drain current saturation behaviour in GaN polarisation super junction HFETs," *IET Power Electronics*, vol. 11, no. 14, pp. 2198-2203, 2018.
- [47] A. Nakajima, Y. Sumida, M. H. Dhyani, H. Kawai, and E. M. S. Narayanan, "High Density Two-Dimensional Hole Gas Induced by Negative Polarization at GaN/AlGaN Heterointerface," *Applied Physics Express*, vol. 3, no. 12, 2010.
- [48] A. Nakajima *et al.,* "Generation and transportation mechanisms for twodimensional hole gases in GaN/AlGaN/GaN double heterostructures," *Journal of Applied Physics,* vol. 115, no. 15, 2014.

- [49] H. Yan, Y. Du, P. Luo, X. Tan, and E. M. S. Narayanan, "Analytical Modeling of Sheet Carrier Density and on-Resistance in Polarization Super-Junction HFETs," *IEEE Transactions on Electron Devices*.
- [50] A. Nakajima, Y. Sumida, M. H. Dhyani, H. Kawai, and E. M. Narayanan, "GaN-Based Super Heterojunction Field Effect Transistors Using the Polarization Junction Concept," *IEEE Electron Device Letters*, vol. 32, no. 4, pp. 542-544, 2011.
- [51] K. Radhakrishnan, N. Dharmarasu, Z. Sun, S. Arulkumaran, and G. I. Ng, "Demonstration of AlGaN/GaN high-electron-mobility transistors on 100 mm diameter Si(111) by plasma-assisted molecular beam epitaxy," *Applied Physics Letters*, vol. 97, no. 23, 2010.
- [52] 'Silvaco TCAD Atlas', Version V3.44.1R, 2017. Available at <u>https://www.silvaco.com/products/tcad.html</u>, last accessed 24th November 2017.
- [53] B. Narayan, "Study of III-N Heterostructure Field Effect Transistors," M.S. thesis, School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, 2010.
- [54] T. E. Hartman and J. C. Blair, "Electromigration in thin gold films," in IEEE Transactions on Electron Devices, vol. 16, no. 4, pp. 407-410, April 1969, doi: 10.1109/T-ED.1969.16766.
- [55] S. Kilgore, C. Gaw, H. Henry, D. Hill, and D. Schroder, "Electromigration of Electroplated Gold Interconnects," *MRS Proceedings*, vol. 863, 2011.
- [56] S. Kilgore, "Electromigration in Gold Interconnects," ARIZONA STATE, 2013.
- [57] Amitava Gangulee, Paul S. Ho, and J. K. Howard, "ELECTROMIGRATION RESISTANCE IN GOLD THEN FLM CONDUCTORS," 1977.
- [58] M. Pavier, A. Woodworth, A. Sawle, R. Monteiro, C. Blake, and J. Chiu, "Understanding the Effect of Power MOSFET Package Parasitics on VRM Circuit Efficiency at Frequencies above 1MHz," in Proceedings of Power Conversion and Intelligent Motion Conference, Nűrnberg, 2003, pp. 279-284.
- [59] J. Pan, and P. Fraud, "Wire Bonding Challenges in Optoelectronics Packaging," Society of Manufacturing Engineers, Dearborn, Technical Paper TP04PUB284, 2004.
- [60] D. Kurra, Z.J. Delalic, and L. Levine, "Gold Stud Bumped Flip Chip: Surface Mounting and Joint Integrity with Thermal Cycling," in Proceedings of the 38th International Symposium on Microelectronics, Philadelphia, 2005.
- [61] S. A. Smith, C. A. Wolden, M. D. Bremser, A. D. Hanser, R. F. Davis and W. V. Lampert, "Selective and non-selective etching of GaN, AlGaN, and AlN using an inductively coupled plasma," Compound Semiconductors 1997. Proceedings of the IEEE Twenty-Fourth International Symposium on Compound Semiconductors, 1997, pp. 349-352, doi: 10.1109/ISCS.1998.711652.
- [62] T. Gessmann, Y. L. Li, E. L. Waldron, J. W. Graff, E. F. Schubert, and J. K. Sheu, "Ohmic contacts to p-type GaN mediated by polarization fields in thin InxGa1–xN capping layers," *Applied Physics Letters*, vol. 80, no. 6, pp. 986-988, 2002.

- [63] K. Kumakura, T. Makimoto, and N. Kobayashi, "Ohmic Contact top-GaN Using a Strained InGaN Contact Layer and Its Thermal Stability," *Japanese Journal of Applied Physics*, vol. 42, no. Part 1, No. 4B, pp. 2254-2256, 2003.
- [64] K. Kumakura, T. Makimoto, and N. Kobayashi, "Low-resistance nonalloyed ohmic contact to p-type GaN using strained InGaN contact layer," *Applied Physics Letters*, vol. 79, no. 16, pp. 2588-2590, 2001.
- [65] J.-S. Jang, S.-J. Sohn, D. Kim, and T.-Y. Seong, "Formation of low-resistance transparent Ni/Au ohmic contacts to a polarization field-induced p-InGaN/GaN superlattice," *Semiconductor Science and Technology*, vol. 21, no. 5, pp. L37-L39, 2006.
- [66] J.-K. Ho *et al.*, "Low-resistance ohmic contacts to p-type GaN achieved by the oxidation of Ni/Au films," *Journal of Applied Physics*, vol. 86, no. 8, pp. 4491-4497, 1999.
- [67] C. A. Hernández-Gutierrez *et al.*, "A new method of making ohmic contacts to p-GaN," *Nuclear Instruments and Methods in Physics Research Section B: Beam Interactions with Materials and Atoms*, vol. 388, pp. 35-40, 2016.
- [68] G. K. Reeves and H. B. Harrison, "Obtaining the specific contact resistance from transmission line model measurements," in IEEE Electron Device Letters, vol. 3, no. 5, pp. 111-113, May 1982, doi: 10.1109/EDL.1982.25502.
- [69] V. Unni et al., "2.4kV GaN Polarization Superjunction Schottky Barrier Diodes on semi-insulating 6H-SiC substrate," 2014 IEEE 26th International Symposium on Power Semiconductor Devices & IC's (ISPSD), 2014, pp. 245-248, doi: 10.1109/ISPSD.2014.6856022.
- [70] H. Kawai *et al.,* "Low cost high voltage GaN polarization superjunction field effect transistors," *physica status solidi* (*a*), vol. 214, no. 8, 2017.
- [71] T. R. Prunty, J. A. Smart, E. M. Chumbes, B. K. Ridley, L. F. Eastman, and J. R. Shealy, "Passivation of AlGaN/GaN heterostructures with silicon nitride for insulated gate transistors," *Proceedings of the IEEE/Cornell Conference on High Performance Devices*, pp. 208–214, IEEE, 2000.
- [72] H. Hahn *et al.*, "Charge balancing in GaN-based 2-D electron gas devices employing an additional 2-D hole gas and its influence on dynamic behaviour of GaN-based heterostructure field effect transistors," *Journal of Applied Physics*, vol. 117, no. 10, 2015.
- [73] A. Kumar and M. M. De Souza, "Modelling the threshold voltage of p-channel enhancement-mode GaN heterostructure field-effect transistors," *IET Power Electronics*, vol. 11, no. 4, pp. 675-680, 2018.
- [74] O. Ambacher *et al.*, "Pyroelectric properties of Al(In)GaN/GaN hetero- and quantum well structures," (in English), *Journal of Physics-Condensed Matter*, vol. 14, no. 13, pp. 3399-3434, Apr 8 2002.
- [75] H. Morkoc and J. Leach, "Polarisation in GaN Based Heterostructures and Heterojunction Field Effect Transistiors (HFETs)," *Polarisation Effects in Semiconductors, Eds. New York : Springer,* pp. 373-457, 2008.

- [76] V. Unni and E. M. S. Narayanan, "Breaking the GaN material limits with nanoscale vertical polarisation super junction structures: A simulation analysis," *Japanese Journal of Applied Physics*, vol. 56, no. 4S, 2017.
- [77] S.-Y. Bae *et al.*, "Highly elongated vertical GaN nanorod arrays on Si substrates with an AlN seed layer by pulsed-mode metal–organic vapor deposition," *CrystEngComm*, vol. 18, no. 9, pp. 1505-1514, 2016.
- [78] T. Ueda *et al.*, "Polarization engineering in GaN power transistors," *physica status solidi* (*b*), vol. 247, no. 7, pp. 1735-1739, 2010.
- [79] S.-W. Han, J. Song, and R. Chu, "Design of GaN/AlGaN/GaN Super-Heterojunction Schottky Diode," *IEEE Transactions on Electron Devices*, vol. 67, no. 1, pp. 69-74, 2020.
- [80] S. R. Lee *et al.*, "In situmeasurements of the critical thickness for strain relaxation in AlGaN / GaN heterostructures," *Applied Physics Letters*, vol. 85, no. 25, pp. 6164-6166, 2004.
- [81] B. Mazumder, M. H. Wong, C. A. Hurni, J. Y. Zhang, U. K. Mishra, and J. S. Speck, "Asymmetric interfacial abruptness in N-polar and Ga-polar GaN/AlN/GaN heterostructures," *Applied Physics Letters*, vol. 101, no. 9, 2012.
- [82] H. V. Stanchu *et al.,* "Local Strain and Crystalline Defects in GaN/AlGaN/GaN(0001) Heterostructures Induced by Compositionally Graded AlGaN Buried Layers," *Crystal Growth & Design,* vol. 19, no. 1, pp. 200-210, 2018.
- [83] J. Ma et al., "1200 V Multi-Channel Power Devices with 2.8 Omega.mm ON-Resistance," in 2019 Ieee International Electron Devices Meeting(IEEE International Electron Devices Meeting, New York: Ieee, 2019.
- [84] J. Ma, G. Kampitsis, P. Xiang, K. Cheng, and E. Matioli, "Multi-Channel Tri-Gate GaN Power Schottky Diodes With Low ON-Resistance," *IEEE Electron Device Letters*, vol. 40, no. 2, pp. 275-278, 2019.
- [85] L. Nela *et al.*, "Multi-channel nanowire devices for efficient power conversion," *Nature Electronics*, vol. 4, no. 4, pp. 284-290, 2021.
- [86] A. Raj *et al.*, "GaN/AlGaN superlattice based E-mode p-channel MES-FinFET with regrown contacts and >50 mA/mm on-current," presented at the 2021 IEEE International Electron Devices Meeting (IEDM), 2021.
- [87] T. T. Mnatsakanov, M. E. Levinshtein, L. I. Pomortseva, S. N. Yurkov, G. S. Simin, and M. A. Khan, "Carrier mobility model for GaN," (in English), *Solid-State Electronics*, vol. 47, no. 1, pp. 111-115, Jan 2003.
- [88] S. Panda, K. T. Dora, A. K. Panda, and T. Sahu, "Study of 2D Electron Mobility in AlGaN/GaN Quantum well Structure," presented at the 2021 Devices for Integrated Circuit (DevIC), 2021.
- [89] I. Nifa *et al.*, "Characterization and modeling of 2DEG mobility in AlGaN/AlN/GaN MIS-HEMT," *Microelectronic Engineering*, vol. 215, 2019.
- [90] V. M. Polyakov, F. Schwierz, I. Cimalla, M. Kittler, B. Lübbers, and A. Schober, "Intrinsically limited mobility of the two-dimensional electron gas in gated AlGaN/GaN and AlGaN/AlN/GaN heterostructures," *Journal of Applied Physics*, vol. 106, no. 2, 2009.

- [91] J. Zhang, Y. Hao, J. Zhang, and J. Ni, "The mobility of two-dimensional electron gas in AlGaN/GaN heterostructures with varied Al content," *Science in China Series F: Information Sciences*, vol. 51, no. 6, pp. 780-789, 2008.
- [92] M. Xiao, X. Duan, J. Zhang, and Y. Hao, "Enhancement-Mode AlN/GaN HEMTs With High Ion/Ioff and Low-Leakage-Current Fabricated With Low-Power Surface Oxidation Treatment," *IEEE Electron Device Letters*, vol. 39, no. 5, pp. 719-722, 2018.
- [93] J. M. Bethoux *et al.*, "Growth of high quality crack-free AlGaN films on GaN templates using plastic relaxation through buried cracks," *Journal of Applied Physics*, vol. 94, no. 10, pp. 6499-6507, 2003.
- [94] M. Asif Khan, A. Bhattarai, J. N. Kuznia, and D. T. Olson, "High electron mobility transistor based on a GaN - AlxGa1-xN heterojunction," *Applied Physics Letters*, vol. 63, no. 9, pp. 1214-1215, 1993.
- [95] D. J. Coe, "HIGH VOLTAGE SEMICONDUCTOR DEVICE," United States, 1988.
- [96] U. Kaufmann, P. Schlotter, H. Obloh, K. Kohler, and M. Maier, "Hole conductivity and compensation in epitaxial GaN : Mg layers," (in English), *Physical Review B*, Article vol. 62, no. 16, pp. 10867-10872, Oct 2000.
- [97] E. D. Le Boulbar, C. J. Lewins, D. W. E. Allsopp, C. R. Bowen, and P. A. Shields, "Fabrication of high-aspect ratio GaN nanostructures for advanced photonic devices," *Microelectronic Engineering*, vol. 153, pp. 132-136, 2016.
- [98] X. Zhou, J. P. Howell-Clark, Z. Guo, C. W. Hitchcock, and T. P. Chow, "Performance limits of vertical GaN of conventional doped pn and natural polarization superjunction devices," (in English), *Applied Physics Letters*, vol. 115, no. 11, Sep 9 2019.
- [99] T. Maeda *et al.*, "Impact ionization coefficients and critical electric field in GaN," *Journal of Applied Physics*, vol. 129, no. 18, 2021.
- [100] T. Kachi, "GaN power device for automotive applications," presented at the 2014 Asia-Pacific Microwave Conference,
- [101] K. Matocha and R. J. Gutmann, "High-voltage normally off GaN MOSFETs on sapphire substrates," *IEEE Transactions on Electron Devices*, vol. 52, no. 1, pp. 6-10, 2005.
- [102] T. Oka, Y. Ueno, T. Ina, and K. Hasegawa, "Vertical GaN-based trench metal oxide semiconductor field-effect transistors on a free-standing GaN substrate with blocking voltage of 1.6 kV," *Applied Physics Express*, vol. 7, no. 2, 2014.
- [103] B. Paszkiewicz *et al.,* "Study of the activation process of Mg dopant in GaN:Mg layers," *physica status solidi* (*c*), vol. 3, no. 3, pp. 579-584, 2006.
- [104] S. Chowdhury, "Vertical Gallium Nitride Technology," in *Power GaN Devices*(Power Electronics and Power Systems, 2017, pp. 101-121.
- [105] H. Otake, K. Chikamatsu, A. Yamaguchi, T. Fujishima, and H. Ohta, "Vertical GaN-Based Trench Gate Metal Oxide Semiconductor Field-Effect Transistors on GaN Bulk Substrates," *Applied Physics Express*, vol. 1, no. 1, 2008.

- [106] C. Liu, S. Liu, S. Huang, B. Li, and K. J. Chen, "AlN/GaN heterostructure TFTs with plasma enhanced atomic layer deposition of epitaxial AlN thin film," *physica status solidi* (*c*), vol. 11, no. 3-4, pp. 953-956, 2014.
- [107] H. Nie *et al.*, "1.5-kV and 2.2-m<inline-formula> <tex-math notation="TeX">\(\Omega \) </tex-math></inline-formula>-cm<inlineformula> <tex-math notation="TeX">\(^{2}\) </tex-math></inline-formula> Vertical GaN Transistors on Bulk-GaN Substrates," *IEEE Electron Device Letters*, vol. 35, no. 9, pp. 939-941, 2014.
- [108] Y. Zhang *et al.*, "Trench formation and corner rounding in vertical GaN power devices," *Applied Physics Letters*, vol. 110, no. 19, 2017.
- [109] M. Kodama *et al.*, "GaN-Based Trench Gate Metal Oxide Semiconductor Field-Effect Transistor Fabricated with Novel Wet Etching," *Applied Physics Express*, vol. 1, 2008.
- [110] R. Li, Y. Cao, M. Chen, and R. Chu, "600 V/ \$1.7~\Omega\$ Normally-Off GaN Vertical Trench Metal–Oxide–Semiconductor Field-Effect Transistor," *IEEE Electron Device Letters*, vol. 37, no. 11, pp. 1466-1469, 2016.
- [111] C. Sire, S. Blonkowski, M. J. Gordon, and T. Baron, "Statistics of electrical breakdown field in HfO2 and SiO2 films from millimeter to nanometer length scales," *Applied Physics Letters*, vol. 91, no. 24, 2007.
- [112] I. C. Kizilyalli, A. P. Edwards, H. Nie, D. Disney, and D. Bour, "High Voltage Vertical GaN p-n Diodes With Avalanche Capability," *IEEE Transactions on Electron Devices*, vol. 60, no. 10, pp. 3067-3070, 2013.